aspeed_sdhci.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198
  1. /*
  2. * Aspeed SD Host Controller
  3. * Eddie James <eajames@linux.ibm.com>
  4. *
  5. * Copyright (C) 2019 IBM Corp
  6. * SPDX-License-Identifer: GPL-2.0-or-later
  7. */
  8. #include "qemu/osdep.h"
  9. #include "qemu/log.h"
  10. #include "qemu/error-report.h"
  11. #include "hw/sd/aspeed_sdhci.h"
  12. #include "qapi/error.h"
  13. #include "hw/irq.h"
  14. #include "migration/vmstate.h"
  15. #include "hw/qdev-properties.h"
  16. #define ASPEED_SDHCI_INFO 0x00
  17. #define ASPEED_SDHCI_INFO_RESET 0x00030000
  18. #define ASPEED_SDHCI_DEBOUNCE 0x04
  19. #define ASPEED_SDHCI_DEBOUNCE_RESET 0x00000005
  20. #define ASPEED_SDHCI_BUS 0x08
  21. #define ASPEED_SDHCI_SDIO_140 0x10
  22. #define ASPEED_SDHCI_SDIO_148 0x18
  23. #define ASPEED_SDHCI_SDIO_240 0x20
  24. #define ASPEED_SDHCI_SDIO_248 0x28
  25. #define ASPEED_SDHCI_WP_POL 0xec
  26. #define ASPEED_SDHCI_CARD_DET 0xf0
  27. #define ASPEED_SDHCI_IRQ_STAT 0xfc
  28. #define TO_REG(addr) ((addr) / sizeof(uint32_t))
  29. static uint64_t aspeed_sdhci_read(void *opaque, hwaddr addr, unsigned int size)
  30. {
  31. uint32_t val = 0;
  32. AspeedSDHCIState *sdhci = opaque;
  33. switch (addr) {
  34. case ASPEED_SDHCI_SDIO_140:
  35. val = (uint32_t)sdhci->slots[0].capareg;
  36. break;
  37. case ASPEED_SDHCI_SDIO_148:
  38. val = (uint32_t)sdhci->slots[0].maxcurr;
  39. break;
  40. case ASPEED_SDHCI_SDIO_240:
  41. val = (uint32_t)sdhci->slots[1].capareg;
  42. break;
  43. case ASPEED_SDHCI_SDIO_248:
  44. val = (uint32_t)sdhci->slots[1].maxcurr;
  45. break;
  46. default:
  47. if (addr < ASPEED_SDHCI_REG_SIZE) {
  48. val = sdhci->regs[TO_REG(addr)];
  49. } else {
  50. qemu_log_mask(LOG_GUEST_ERROR,
  51. "%s: Out-of-bounds read at 0x%" HWADDR_PRIx "\n",
  52. __func__, addr);
  53. }
  54. }
  55. return (uint64_t)val;
  56. }
  57. static void aspeed_sdhci_write(void *opaque, hwaddr addr, uint64_t val,
  58. unsigned int size)
  59. {
  60. AspeedSDHCIState *sdhci = opaque;
  61. switch (addr) {
  62. case ASPEED_SDHCI_SDIO_140:
  63. sdhci->slots[0].capareg = (uint64_t)(uint32_t)val;
  64. break;
  65. case ASPEED_SDHCI_SDIO_148:
  66. sdhci->slots[0].maxcurr = (uint64_t)(uint32_t)val;
  67. break;
  68. case ASPEED_SDHCI_SDIO_240:
  69. sdhci->slots[1].capareg = (uint64_t)(uint32_t)val;
  70. break;
  71. case ASPEED_SDHCI_SDIO_248:
  72. sdhci->slots[1].maxcurr = (uint64_t)(uint32_t)val;
  73. break;
  74. default:
  75. if (addr < ASPEED_SDHCI_REG_SIZE) {
  76. sdhci->regs[TO_REG(addr)] = (uint32_t)val;
  77. } else {
  78. qemu_log_mask(LOG_GUEST_ERROR,
  79. "%s: Out-of-bounds write at 0x%" HWADDR_PRIx "\n",
  80. __func__, addr);
  81. }
  82. }
  83. }
  84. static const MemoryRegionOps aspeed_sdhci_ops = {
  85. .read = aspeed_sdhci_read,
  86. .write = aspeed_sdhci_write,
  87. .endianness = DEVICE_NATIVE_ENDIAN,
  88. .valid.min_access_size = 4,
  89. .valid.max_access_size = 4,
  90. };
  91. static void aspeed_sdhci_set_irq(void *opaque, int n, int level)
  92. {
  93. AspeedSDHCIState *sdhci = opaque;
  94. if (level) {
  95. sdhci->regs[TO_REG(ASPEED_SDHCI_IRQ_STAT)] |= BIT(n);
  96. qemu_irq_raise(sdhci->irq);
  97. } else {
  98. sdhci->regs[TO_REG(ASPEED_SDHCI_IRQ_STAT)] &= ~BIT(n);
  99. qemu_irq_lower(sdhci->irq);
  100. }
  101. }
  102. static void aspeed_sdhci_realize(DeviceState *dev, Error **errp)
  103. {
  104. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  105. AspeedSDHCIState *sdhci = ASPEED_SDHCI(dev);
  106. /* Create input irqs for the slots */
  107. qdev_init_gpio_in_named_with_opaque(DEVICE(sbd), aspeed_sdhci_set_irq,
  108. sdhci, NULL, sdhci->num_slots);
  109. sysbus_init_irq(sbd, &sdhci->irq);
  110. memory_region_init_io(&sdhci->iomem, OBJECT(sdhci), &aspeed_sdhci_ops,
  111. sdhci, TYPE_ASPEED_SDHCI, 0x1000);
  112. sysbus_init_mmio(sbd, &sdhci->iomem);
  113. for (int i = 0; i < sdhci->num_slots; ++i) {
  114. Object *sdhci_slot = OBJECT(&sdhci->slots[i]);
  115. SysBusDevice *sbd_slot = SYS_BUS_DEVICE(&sdhci->slots[i]);
  116. if (!object_property_set_int(sdhci_slot, "sd-spec-version", 2, errp)) {
  117. return;
  118. }
  119. if (!object_property_set_uint(sdhci_slot, "capareg",
  120. ASPEED_SDHCI_CAPABILITIES, errp)) {
  121. return;
  122. }
  123. if (!sysbus_realize(sbd_slot, errp)) {
  124. return;
  125. }
  126. sysbus_connect_irq(sbd_slot, 0, qdev_get_gpio_in(DEVICE(sbd), i));
  127. memory_region_add_subregion(&sdhci->iomem, (i + 1) * 0x100,
  128. &sdhci->slots[i].iomem);
  129. }
  130. }
  131. static void aspeed_sdhci_reset(DeviceState *dev)
  132. {
  133. AspeedSDHCIState *sdhci = ASPEED_SDHCI(dev);
  134. memset(sdhci->regs, 0, ASPEED_SDHCI_REG_SIZE);
  135. sdhci->regs[TO_REG(ASPEED_SDHCI_INFO)] = ASPEED_SDHCI_INFO_RESET;
  136. sdhci->regs[TO_REG(ASPEED_SDHCI_DEBOUNCE)] = ASPEED_SDHCI_DEBOUNCE_RESET;
  137. }
  138. static const VMStateDescription vmstate_aspeed_sdhci = {
  139. .name = TYPE_ASPEED_SDHCI,
  140. .version_id = 1,
  141. .fields = (VMStateField[]) {
  142. VMSTATE_UINT32_ARRAY(regs, AspeedSDHCIState, ASPEED_SDHCI_NUM_REGS),
  143. VMSTATE_END_OF_LIST(),
  144. },
  145. };
  146. static Property aspeed_sdhci_properties[] = {
  147. DEFINE_PROP_UINT8("num-slots", AspeedSDHCIState, num_slots, 0),
  148. DEFINE_PROP_END_OF_LIST(),
  149. };
  150. static void aspeed_sdhci_class_init(ObjectClass *classp, void *data)
  151. {
  152. DeviceClass *dc = DEVICE_CLASS(classp);
  153. dc->realize = aspeed_sdhci_realize;
  154. dc->reset = aspeed_sdhci_reset;
  155. dc->vmsd = &vmstate_aspeed_sdhci;
  156. device_class_set_props(dc, aspeed_sdhci_properties);
  157. }
  158. static TypeInfo aspeed_sdhci_info = {
  159. .name = TYPE_ASPEED_SDHCI,
  160. .parent = TYPE_SYS_BUS_DEVICE,
  161. .instance_size = sizeof(AspeedSDHCIState),
  162. .class_init = aspeed_sdhci_class_init,
  163. };
  164. static void aspeed_sdhci_register_types(void)
  165. {
  166. type_register_static(&aspeed_sdhci_info);
  167. }
  168. type_init(aspeed_sdhci_register_types)