mps2-scc.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312
  1. /*
  2. * ARM MPS2 SCC emulation
  3. *
  4. * Copyright (c) 2017 Linaro Limited
  5. * Written by Peter Maydell
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 or
  9. * (at your option) any later version.
  10. */
  11. /* This is a model of the SCC (Serial Communication Controller)
  12. * found in the FPGA images of MPS2 development boards.
  13. *
  14. * Documentation of it can be found in the MPS2 TRM:
  15. * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.100112_0100_03_en/index.html
  16. * and also in the Application Notes documenting individual FPGA images.
  17. */
  18. #include "qemu/osdep.h"
  19. #include "qemu/log.h"
  20. #include "qemu/module.h"
  21. #include "trace.h"
  22. #include "hw/sysbus.h"
  23. #include "migration/vmstate.h"
  24. #include "hw/registerfields.h"
  25. #include "hw/misc/mps2-scc.h"
  26. #include "hw/qdev-properties.h"
  27. REG32(CFG0, 0)
  28. REG32(CFG1, 4)
  29. REG32(CFG3, 0xc)
  30. REG32(CFG4, 0x10)
  31. REG32(CFGDATA_RTN, 0xa0)
  32. REG32(CFGDATA_OUT, 0xa4)
  33. REG32(CFGCTRL, 0xa8)
  34. FIELD(CFGCTRL, DEVICE, 0, 12)
  35. FIELD(CFGCTRL, RES1, 12, 8)
  36. FIELD(CFGCTRL, FUNCTION, 20, 6)
  37. FIELD(CFGCTRL, RES2, 26, 4)
  38. FIELD(CFGCTRL, WRITE, 30, 1)
  39. FIELD(CFGCTRL, START, 31, 1)
  40. REG32(CFGSTAT, 0xac)
  41. FIELD(CFGSTAT, DONE, 0, 1)
  42. FIELD(CFGSTAT, ERROR, 1, 1)
  43. REG32(DLL, 0x100)
  44. REG32(AID, 0xFF8)
  45. REG32(ID, 0xFFC)
  46. /* Handle a write via the SYS_CFG channel to the specified function/device.
  47. * Return false on error (reported to guest via SYS_CFGCTRL ERROR bit).
  48. */
  49. static bool scc_cfg_write(MPS2SCC *s, unsigned function,
  50. unsigned device, uint32_t value)
  51. {
  52. trace_mps2_scc_cfg_write(function, device, value);
  53. if (function != 1 || device >= NUM_OSCCLK) {
  54. qemu_log_mask(LOG_GUEST_ERROR,
  55. "MPS2 SCC config write: bad function %d device %d\n",
  56. function, device);
  57. return false;
  58. }
  59. s->oscclk[device] = value;
  60. return true;
  61. }
  62. /* Handle a read via the SYS_CFG channel to the specified function/device.
  63. * Return false on error (reported to guest via SYS_CFGCTRL ERROR bit),
  64. * or set *value on success.
  65. */
  66. static bool scc_cfg_read(MPS2SCC *s, unsigned function,
  67. unsigned device, uint32_t *value)
  68. {
  69. if (function != 1 || device >= NUM_OSCCLK) {
  70. qemu_log_mask(LOG_GUEST_ERROR,
  71. "MPS2 SCC config read: bad function %d device %d\n",
  72. function, device);
  73. return false;
  74. }
  75. *value = s->oscclk[device];
  76. trace_mps2_scc_cfg_read(function, device, *value);
  77. return true;
  78. }
  79. static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size)
  80. {
  81. MPS2SCC *s = MPS2_SCC(opaque);
  82. uint64_t r;
  83. switch (offset) {
  84. case A_CFG0:
  85. r = s->cfg0;
  86. break;
  87. case A_CFG1:
  88. r = s->cfg1;
  89. break;
  90. case A_CFG3:
  91. /* These are user-settable DIP switches on the board. We don't
  92. * model that, so just return zeroes.
  93. */
  94. r = 0;
  95. break;
  96. case A_CFG4:
  97. r = s->cfg4;
  98. break;
  99. case A_CFGDATA_RTN:
  100. r = s->cfgdata_rtn;
  101. break;
  102. case A_CFGDATA_OUT:
  103. r = s->cfgdata_out;
  104. break;
  105. case A_CFGCTRL:
  106. r = s->cfgctrl;
  107. break;
  108. case A_CFGSTAT:
  109. r = s->cfgstat;
  110. break;
  111. case A_DLL:
  112. r = s->dll;
  113. break;
  114. case A_AID:
  115. r = s->aid;
  116. break;
  117. case A_ID:
  118. r = s->id;
  119. break;
  120. default:
  121. qemu_log_mask(LOG_GUEST_ERROR,
  122. "MPS2 SCC read: bad offset %x\n", (int) offset);
  123. r = 0;
  124. break;
  125. }
  126. trace_mps2_scc_read(offset, r, size);
  127. return r;
  128. }
  129. static void mps2_scc_write(void *opaque, hwaddr offset, uint64_t value,
  130. unsigned size)
  131. {
  132. MPS2SCC *s = MPS2_SCC(opaque);
  133. trace_mps2_scc_write(offset, value, size);
  134. switch (offset) {
  135. case A_CFG0:
  136. /* TODO on some boards bit 0 controls RAM remapping */
  137. s->cfg0 = value;
  138. break;
  139. case A_CFG1:
  140. /* CFG1 bits [7:0] control the board LEDs. We don't currently have
  141. * a mechanism for displaying this graphically, so use a trace event.
  142. */
  143. trace_mps2_scc_leds(value & 0x80 ? '*' : '.',
  144. value & 0x40 ? '*' : '.',
  145. value & 0x20 ? '*' : '.',
  146. value & 0x10 ? '*' : '.',
  147. value & 0x08 ? '*' : '.',
  148. value & 0x04 ? '*' : '.',
  149. value & 0x02 ? '*' : '.',
  150. value & 0x01 ? '*' : '.');
  151. s->cfg1 = value;
  152. break;
  153. case A_CFGDATA_OUT:
  154. s->cfgdata_out = value;
  155. break;
  156. case A_CFGCTRL:
  157. /* Writing to CFGCTRL clears SYS_CFGSTAT */
  158. s->cfgstat = 0;
  159. s->cfgctrl = value & ~(R_CFGCTRL_RES1_MASK |
  160. R_CFGCTRL_RES2_MASK |
  161. R_CFGCTRL_START_MASK);
  162. if (value & R_CFGCTRL_START_MASK) {
  163. /* Start bit set -- do a read or write (instantaneously) */
  164. int device = extract32(s->cfgctrl, R_CFGCTRL_DEVICE_SHIFT,
  165. R_CFGCTRL_DEVICE_LENGTH);
  166. int function = extract32(s->cfgctrl, R_CFGCTRL_FUNCTION_SHIFT,
  167. R_CFGCTRL_FUNCTION_LENGTH);
  168. s->cfgstat = R_CFGSTAT_DONE_MASK;
  169. if (s->cfgctrl & R_CFGCTRL_WRITE_MASK) {
  170. if (!scc_cfg_write(s, function, device, s->cfgdata_out)) {
  171. s->cfgstat |= R_CFGSTAT_ERROR_MASK;
  172. }
  173. } else {
  174. uint32_t result;
  175. if (!scc_cfg_read(s, function, device, &result)) {
  176. s->cfgstat |= R_CFGSTAT_ERROR_MASK;
  177. } else {
  178. s->cfgdata_rtn = result;
  179. }
  180. }
  181. }
  182. break;
  183. case A_DLL:
  184. /* DLL stands for Digital Locked Loop.
  185. * Bits [31:24] (DLL_LOCK_MASK) are writable, and indicate a
  186. * mask of which of the DLL_LOCKED bits [16:23] should be ORed
  187. * together to determine the ALL_UNMASKED_DLLS_LOCKED bit [0].
  188. * For QEMU, our DLLs are always locked, so we can leave bit 0
  189. * as 1 always and don't need to recalculate it.
  190. */
  191. s->dll = deposit32(s->dll, 24, 8, extract32(value, 24, 8));
  192. break;
  193. default:
  194. qemu_log_mask(LOG_GUEST_ERROR,
  195. "MPS2 SCC write: bad offset 0x%x\n", (int) offset);
  196. break;
  197. }
  198. }
  199. static const MemoryRegionOps mps2_scc_ops = {
  200. .read = mps2_scc_read,
  201. .write = mps2_scc_write,
  202. .endianness = DEVICE_LITTLE_ENDIAN,
  203. };
  204. static void mps2_scc_reset(DeviceState *dev)
  205. {
  206. MPS2SCC *s = MPS2_SCC(dev);
  207. int i;
  208. trace_mps2_scc_reset();
  209. s->cfg0 = 0;
  210. s->cfg1 = 0;
  211. s->cfgdata_rtn = 0;
  212. s->cfgdata_out = 0;
  213. s->cfgctrl = 0x100000;
  214. s->cfgstat = 0;
  215. s->dll = 0xffff0001;
  216. for (i = 0; i < NUM_OSCCLK; i++) {
  217. s->oscclk[i] = s->oscclk_reset[i];
  218. }
  219. }
  220. static void mps2_scc_init(Object *obj)
  221. {
  222. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  223. MPS2SCC *s = MPS2_SCC(obj);
  224. memory_region_init_io(&s->iomem, obj, &mps2_scc_ops, s, "mps2-scc", 0x1000);
  225. sysbus_init_mmio(sbd, &s->iomem);
  226. }
  227. static void mps2_scc_realize(DeviceState *dev, Error **errp)
  228. {
  229. }
  230. static const VMStateDescription mps2_scc_vmstate = {
  231. .name = "mps2-scc",
  232. .version_id = 1,
  233. .minimum_version_id = 1,
  234. .fields = (VMStateField[]) {
  235. VMSTATE_UINT32(cfg0, MPS2SCC),
  236. VMSTATE_UINT32(cfg1, MPS2SCC),
  237. VMSTATE_UINT32(cfgdata_rtn, MPS2SCC),
  238. VMSTATE_UINT32(cfgdata_out, MPS2SCC),
  239. VMSTATE_UINT32(cfgctrl, MPS2SCC),
  240. VMSTATE_UINT32(cfgstat, MPS2SCC),
  241. VMSTATE_UINT32(dll, MPS2SCC),
  242. VMSTATE_UINT32_ARRAY(oscclk, MPS2SCC, NUM_OSCCLK),
  243. VMSTATE_END_OF_LIST()
  244. }
  245. };
  246. static Property mps2_scc_properties[] = {
  247. /* Values for various read-only ID registers (which are specific
  248. * to the board model or FPGA image)
  249. */
  250. DEFINE_PROP_UINT32("scc-cfg4", MPS2SCC, cfg4, 0),
  251. DEFINE_PROP_UINT32("scc-aid", MPS2SCC, aid, 0),
  252. DEFINE_PROP_UINT32("scc-id", MPS2SCC, id, 0),
  253. /* These are the initial settings for the source clocks on the board.
  254. * In hardware they can be configured via a config file read by the
  255. * motherboard configuration controller to suit the FPGA image.
  256. * These default values are used by most of the standard FPGA images.
  257. */
  258. DEFINE_PROP_UINT32("oscclk0", MPS2SCC, oscclk_reset[0], 50000000),
  259. DEFINE_PROP_UINT32("oscclk1", MPS2SCC, oscclk_reset[1], 24576000),
  260. DEFINE_PROP_UINT32("oscclk2", MPS2SCC, oscclk_reset[2], 25000000),
  261. DEFINE_PROP_END_OF_LIST(),
  262. };
  263. static void mps2_scc_class_init(ObjectClass *klass, void *data)
  264. {
  265. DeviceClass *dc = DEVICE_CLASS(klass);
  266. dc->realize = mps2_scc_realize;
  267. dc->vmsd = &mps2_scc_vmstate;
  268. dc->reset = mps2_scc_reset;
  269. device_class_set_props(dc, mps2_scc_properties);
  270. }
  271. static const TypeInfo mps2_scc_info = {
  272. .name = TYPE_MPS2_SCC,
  273. .parent = TYPE_SYS_BUS_DEVICE,
  274. .instance_size = sizeof(MPS2SCC),
  275. .instance_init = mps2_scc_init,
  276. .class_init = mps2_scc_class_init,
  277. };
  278. static void mps2_scc_register_types(void)
  279. {
  280. type_register_static(&mps2_scc_info);
  281. }
  282. type_init(mps2_scc_register_types);