aspeed_scu.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708
  1. /*
  2. * ASPEED System Control Unit
  3. *
  4. * Andrew Jeffery <andrew@aj.id.au>
  5. *
  6. * Copyright 2016 IBM Corp.
  7. *
  8. * This code is licensed under the GPL version 2 or later. See
  9. * the COPYING file in the top-level directory.
  10. */
  11. #include "qemu/osdep.h"
  12. #include "hw/misc/aspeed_scu.h"
  13. #include "hw/qdev-properties.h"
  14. #include "migration/vmstate.h"
  15. #include "qapi/error.h"
  16. #include "qapi/visitor.h"
  17. #include "qemu/bitops.h"
  18. #include "qemu/log.h"
  19. #include "qemu/guest-random.h"
  20. #include "qemu/module.h"
  21. #include "trace.h"
  22. #define TO_REG(offset) ((offset) >> 2)
  23. #define PROT_KEY TO_REG(0x00)
  24. #define SYS_RST_CTRL TO_REG(0x04)
  25. #define CLK_SEL TO_REG(0x08)
  26. #define CLK_STOP_CTRL TO_REG(0x0C)
  27. #define FREQ_CNTR_CTRL TO_REG(0x10)
  28. #define FREQ_CNTR_EVAL TO_REG(0x14)
  29. #define IRQ_CTRL TO_REG(0x18)
  30. #define D2PLL_PARAM TO_REG(0x1C)
  31. #define MPLL_PARAM TO_REG(0x20)
  32. #define HPLL_PARAM TO_REG(0x24)
  33. #define FREQ_CNTR_RANGE TO_REG(0x28)
  34. #define MISC_CTRL1 TO_REG(0x2C)
  35. #define PCI_CTRL1 TO_REG(0x30)
  36. #define PCI_CTRL2 TO_REG(0x34)
  37. #define PCI_CTRL3 TO_REG(0x38)
  38. #define SYS_RST_STATUS TO_REG(0x3C)
  39. #define SOC_SCRATCH1 TO_REG(0x40)
  40. #define SOC_SCRATCH2 TO_REG(0x44)
  41. #define MAC_CLK_DELAY TO_REG(0x48)
  42. #define MISC_CTRL2 TO_REG(0x4C)
  43. #define VGA_SCRATCH1 TO_REG(0x50)
  44. #define VGA_SCRATCH2 TO_REG(0x54)
  45. #define VGA_SCRATCH3 TO_REG(0x58)
  46. #define VGA_SCRATCH4 TO_REG(0x5C)
  47. #define VGA_SCRATCH5 TO_REG(0x60)
  48. #define VGA_SCRATCH6 TO_REG(0x64)
  49. #define VGA_SCRATCH7 TO_REG(0x68)
  50. #define VGA_SCRATCH8 TO_REG(0x6C)
  51. #define HW_STRAP1 TO_REG(0x70)
  52. #define RNG_CTRL TO_REG(0x74)
  53. #define RNG_DATA TO_REG(0x78)
  54. #define SILICON_REV TO_REG(0x7C)
  55. #define PINMUX_CTRL1 TO_REG(0x80)
  56. #define PINMUX_CTRL2 TO_REG(0x84)
  57. #define PINMUX_CTRL3 TO_REG(0x88)
  58. #define PINMUX_CTRL4 TO_REG(0x8C)
  59. #define PINMUX_CTRL5 TO_REG(0x90)
  60. #define PINMUX_CTRL6 TO_REG(0x94)
  61. #define WDT_RST_CTRL TO_REG(0x9C)
  62. #define PINMUX_CTRL7 TO_REG(0xA0)
  63. #define PINMUX_CTRL8 TO_REG(0xA4)
  64. #define PINMUX_CTRL9 TO_REG(0xA8)
  65. #define WAKEUP_EN TO_REG(0xC0)
  66. #define WAKEUP_CTRL TO_REG(0xC4)
  67. #define HW_STRAP2 TO_REG(0xD0)
  68. #define FREE_CNTR4 TO_REG(0xE0)
  69. #define FREE_CNTR4_EXT TO_REG(0xE4)
  70. #define CPU2_CTRL TO_REG(0x100)
  71. #define CPU2_BASE_SEG1 TO_REG(0x104)
  72. #define CPU2_BASE_SEG2 TO_REG(0x108)
  73. #define CPU2_BASE_SEG3 TO_REG(0x10C)
  74. #define CPU2_BASE_SEG4 TO_REG(0x110)
  75. #define CPU2_BASE_SEG5 TO_REG(0x114)
  76. #define CPU2_CACHE_CTRL TO_REG(0x118)
  77. #define CHIP_ID0 TO_REG(0x150)
  78. #define CHIP_ID1 TO_REG(0x154)
  79. #define UART_HPLL_CLK TO_REG(0x160)
  80. #define PCIE_CTRL TO_REG(0x180)
  81. #define BMC_MMIO_CTRL TO_REG(0x184)
  82. #define RELOC_DECODE_BASE1 TO_REG(0x188)
  83. #define RELOC_DECODE_BASE2 TO_REG(0x18C)
  84. #define MAILBOX_DECODE_BASE TO_REG(0x190)
  85. #define SRAM_DECODE_BASE1 TO_REG(0x194)
  86. #define SRAM_DECODE_BASE2 TO_REG(0x198)
  87. #define BMC_REV TO_REG(0x19C)
  88. #define BMC_DEV_ID TO_REG(0x1A4)
  89. #define AST2600_PROT_KEY TO_REG(0x00)
  90. #define AST2600_SILICON_REV TO_REG(0x04)
  91. #define AST2600_SILICON_REV2 TO_REG(0x14)
  92. #define AST2600_SYS_RST_CTRL TO_REG(0x40)
  93. #define AST2600_SYS_RST_CTRL_CLR TO_REG(0x44)
  94. #define AST2600_SYS_RST_CTRL2 TO_REG(0x50)
  95. #define AST2600_SYS_RST_CTRL2_CLR TO_REG(0x54)
  96. #define AST2600_CLK_STOP_CTRL TO_REG(0x80)
  97. #define AST2600_CLK_STOP_CTRL_CLR TO_REG(0x84)
  98. #define AST2600_CLK_STOP_CTRL2 TO_REG(0x90)
  99. #define AST2600_CLK_STOP_CTRL2_CLR TO_REG(0x94)
  100. #define AST2600_SDRAM_HANDSHAKE TO_REG(0x100)
  101. #define AST2600_HPLL_PARAM TO_REG(0x200)
  102. #define AST2600_HPLL_EXT TO_REG(0x204)
  103. #define AST2600_MPLL_EXT TO_REG(0x224)
  104. #define AST2600_EPLL_EXT TO_REG(0x244)
  105. #define AST2600_CLK_SEL TO_REG(0x300)
  106. #define AST2600_CLK_SEL2 TO_REG(0x304)
  107. #define AST2600_CLK_SEL3 TO_REG(0x310)
  108. #define AST2600_HW_STRAP1 TO_REG(0x500)
  109. #define AST2600_HW_STRAP1_CLR TO_REG(0x504)
  110. #define AST2600_HW_STRAP1_PROT TO_REG(0x508)
  111. #define AST2600_HW_STRAP2 TO_REG(0x510)
  112. #define AST2600_HW_STRAP2_CLR TO_REG(0x514)
  113. #define AST2600_HW_STRAP2_PROT TO_REG(0x518)
  114. #define AST2600_RNG_CTRL TO_REG(0x524)
  115. #define AST2600_RNG_DATA TO_REG(0x540)
  116. #define AST2600_CHIP_ID0 TO_REG(0x5B0)
  117. #define AST2600_CHIP_ID1 TO_REG(0x5B4)
  118. #define AST2600_CLK TO_REG(0x40)
  119. #define SCU_IO_REGION_SIZE 0x1000
  120. static const uint32_t ast2400_a0_resets[ASPEED_SCU_NR_REGS] = {
  121. [SYS_RST_CTRL] = 0xFFCFFEDCU,
  122. [CLK_SEL] = 0xF3F40000U,
  123. [CLK_STOP_CTRL] = 0x19FC3E8BU,
  124. [D2PLL_PARAM] = 0x00026108U,
  125. [MPLL_PARAM] = 0x00030291U,
  126. [HPLL_PARAM] = 0x00000291U,
  127. [MISC_CTRL1] = 0x00000010U,
  128. [PCI_CTRL1] = 0x20001A03U,
  129. [PCI_CTRL2] = 0x20001A03U,
  130. [PCI_CTRL3] = 0x04000030U,
  131. [SYS_RST_STATUS] = 0x00000001U,
  132. [SOC_SCRATCH1] = 0x000000C0U, /* SoC completed DRAM init */
  133. [MISC_CTRL2] = 0x00000023U,
  134. [RNG_CTRL] = 0x0000000EU,
  135. [PINMUX_CTRL2] = 0x0000F000U,
  136. [PINMUX_CTRL3] = 0x01000000U,
  137. [PINMUX_CTRL4] = 0x000000FFU,
  138. [PINMUX_CTRL5] = 0x0000A000U,
  139. [WDT_RST_CTRL] = 0x003FFFF3U,
  140. [PINMUX_CTRL8] = 0xFFFF0000U,
  141. [PINMUX_CTRL9] = 0x000FFFFFU,
  142. [FREE_CNTR4] = 0x000000FFU,
  143. [FREE_CNTR4_EXT] = 0x000000FFU,
  144. [CPU2_BASE_SEG1] = 0x80000000U,
  145. [CPU2_BASE_SEG4] = 0x1E600000U,
  146. [CPU2_BASE_SEG5] = 0xC0000000U,
  147. [UART_HPLL_CLK] = 0x00001903U,
  148. [PCIE_CTRL] = 0x0000007BU,
  149. [BMC_DEV_ID] = 0x00002402U
  150. };
  151. /* SCU70 bit 23: 0 24Mhz. bit 11:9: 0b001 AXI:ABH ratio 2:1 */
  152. /* AST2500 revision A1 */
  153. static const uint32_t ast2500_a1_resets[ASPEED_SCU_NR_REGS] = {
  154. [SYS_RST_CTRL] = 0xFFCFFEDCU,
  155. [CLK_SEL] = 0xF3F40000U,
  156. [CLK_STOP_CTRL] = 0x19FC3E8BU,
  157. [D2PLL_PARAM] = 0x00026108U,
  158. [MPLL_PARAM] = 0x00030291U,
  159. [HPLL_PARAM] = 0x93000400U,
  160. [MISC_CTRL1] = 0x00000010U,
  161. [PCI_CTRL1] = 0x20001A03U,
  162. [PCI_CTRL2] = 0x20001A03U,
  163. [PCI_CTRL3] = 0x04000030U,
  164. [SYS_RST_STATUS] = 0x00000001U,
  165. [SOC_SCRATCH1] = 0x000000C0U, /* SoC completed DRAM init */
  166. [MISC_CTRL2] = 0x00000023U,
  167. [RNG_CTRL] = 0x0000000EU,
  168. [PINMUX_CTRL2] = 0x0000F000U,
  169. [PINMUX_CTRL3] = 0x03000000U,
  170. [PINMUX_CTRL4] = 0x00000000U,
  171. [PINMUX_CTRL5] = 0x0000A000U,
  172. [WDT_RST_CTRL] = 0x023FFFF3U,
  173. [PINMUX_CTRL8] = 0xFFFF0000U,
  174. [PINMUX_CTRL9] = 0x000FFFFFU,
  175. [FREE_CNTR4] = 0x000000FFU,
  176. [FREE_CNTR4_EXT] = 0x000000FFU,
  177. [CPU2_BASE_SEG1] = 0x80000000U,
  178. [CPU2_BASE_SEG4] = 0x1E600000U,
  179. [CPU2_BASE_SEG5] = 0xC0000000U,
  180. [CHIP_ID0] = 0x1234ABCDU,
  181. [CHIP_ID1] = 0x88884444U,
  182. [UART_HPLL_CLK] = 0x00001903U,
  183. [PCIE_CTRL] = 0x0000007BU,
  184. [BMC_DEV_ID] = 0x00002402U
  185. };
  186. static uint32_t aspeed_scu_get_random(void)
  187. {
  188. uint32_t num;
  189. qemu_guest_getrandom_nofail(&num, sizeof(num));
  190. return num;
  191. }
  192. uint32_t aspeed_scu_get_apb_freq(AspeedSCUState *s)
  193. {
  194. AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(s);
  195. uint32_t hpll = asc->calc_hpll(s, s->regs[HPLL_PARAM]);
  196. return hpll / (SCU_CLK_GET_PCLK_DIV(s->regs[CLK_SEL]) + 1)
  197. / asc->apb_divider;
  198. }
  199. static uint64_t aspeed_scu_read(void *opaque, hwaddr offset, unsigned size)
  200. {
  201. AspeedSCUState *s = ASPEED_SCU(opaque);
  202. int reg = TO_REG(offset);
  203. if (reg >= ASPEED_SCU_NR_REGS) {
  204. qemu_log_mask(LOG_GUEST_ERROR,
  205. "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n",
  206. __func__, offset);
  207. return 0;
  208. }
  209. switch (reg) {
  210. case RNG_DATA:
  211. /* On hardware, RNG_DATA works regardless of
  212. * the state of the enable bit in RNG_CTRL
  213. */
  214. s->regs[RNG_DATA] = aspeed_scu_get_random();
  215. break;
  216. case WAKEUP_EN:
  217. qemu_log_mask(LOG_GUEST_ERROR,
  218. "%s: Read of write-only offset 0x%" HWADDR_PRIx "\n",
  219. __func__, offset);
  220. break;
  221. }
  222. return s->regs[reg];
  223. }
  224. static void aspeed_ast2400_scu_write(void *opaque, hwaddr offset,
  225. uint64_t data, unsigned size)
  226. {
  227. AspeedSCUState *s = ASPEED_SCU(opaque);
  228. int reg = TO_REG(offset);
  229. if (reg >= ASPEED_SCU_NR_REGS) {
  230. qemu_log_mask(LOG_GUEST_ERROR,
  231. "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n",
  232. __func__, offset);
  233. return;
  234. }
  235. if (reg > PROT_KEY && reg < CPU2_BASE_SEG1 &&
  236. !s->regs[PROT_KEY]) {
  237. qemu_log_mask(LOG_GUEST_ERROR, "%s: SCU is locked!\n", __func__);
  238. }
  239. trace_aspeed_scu_write(offset, size, data);
  240. switch (reg) {
  241. case PROT_KEY:
  242. s->regs[reg] = (data == ASPEED_SCU_PROT_KEY) ? 1 : 0;
  243. return;
  244. case SILICON_REV:
  245. case FREQ_CNTR_EVAL:
  246. case VGA_SCRATCH1 ... VGA_SCRATCH8:
  247. case RNG_DATA:
  248. case FREE_CNTR4:
  249. case FREE_CNTR4_EXT:
  250. qemu_log_mask(LOG_GUEST_ERROR,
  251. "%s: Write to read-only offset 0x%" HWADDR_PRIx "\n",
  252. __func__, offset);
  253. return;
  254. }
  255. s->regs[reg] = data;
  256. }
  257. static void aspeed_ast2500_scu_write(void *opaque, hwaddr offset,
  258. uint64_t data, unsigned size)
  259. {
  260. AspeedSCUState *s = ASPEED_SCU(opaque);
  261. int reg = TO_REG(offset);
  262. if (reg >= ASPEED_SCU_NR_REGS) {
  263. qemu_log_mask(LOG_GUEST_ERROR,
  264. "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n",
  265. __func__, offset);
  266. return;
  267. }
  268. if (reg > PROT_KEY && reg < CPU2_BASE_SEG1 &&
  269. !s->regs[PROT_KEY]) {
  270. qemu_log_mask(LOG_GUEST_ERROR, "%s: SCU is locked!\n", __func__);
  271. return;
  272. }
  273. trace_aspeed_scu_write(offset, size, data);
  274. switch (reg) {
  275. case PROT_KEY:
  276. s->regs[reg] = (data == ASPEED_SCU_PROT_KEY) ? 1 : 0;
  277. return;
  278. case HW_STRAP1:
  279. s->regs[HW_STRAP1] |= data;
  280. return;
  281. case SILICON_REV:
  282. s->regs[HW_STRAP1] &= ~data;
  283. return;
  284. case FREQ_CNTR_EVAL:
  285. case VGA_SCRATCH1 ... VGA_SCRATCH8:
  286. case RNG_DATA:
  287. case FREE_CNTR4:
  288. case FREE_CNTR4_EXT:
  289. case CHIP_ID0:
  290. case CHIP_ID1:
  291. qemu_log_mask(LOG_GUEST_ERROR,
  292. "%s: Write to read-only offset 0x%" HWADDR_PRIx "\n",
  293. __func__, offset);
  294. return;
  295. }
  296. s->regs[reg] = data;
  297. }
  298. static const MemoryRegionOps aspeed_ast2400_scu_ops = {
  299. .read = aspeed_scu_read,
  300. .write = aspeed_ast2400_scu_write,
  301. .endianness = DEVICE_LITTLE_ENDIAN,
  302. .valid.min_access_size = 4,
  303. .valid.max_access_size = 4,
  304. .valid.unaligned = false,
  305. };
  306. static const MemoryRegionOps aspeed_ast2500_scu_ops = {
  307. .read = aspeed_scu_read,
  308. .write = aspeed_ast2500_scu_write,
  309. .endianness = DEVICE_LITTLE_ENDIAN,
  310. .valid.min_access_size = 4,
  311. .valid.max_access_size = 4,
  312. .valid.unaligned = false,
  313. };
  314. static uint32_t aspeed_scu_get_clkin(AspeedSCUState *s)
  315. {
  316. if (s->hw_strap1 & SCU_HW_STRAP_CLK_25M_IN) {
  317. return 25000000;
  318. } else if (s->hw_strap1 & SCU_HW_STRAP_CLK_48M_IN) {
  319. return 48000000;
  320. } else {
  321. return 24000000;
  322. }
  323. }
  324. /*
  325. * Strapped frequencies for the AST2400 in MHz. They depend on the
  326. * clkin frequency.
  327. */
  328. static const uint32_t hpll_ast2400_freqs[][4] = {
  329. { 384, 360, 336, 408 }, /* 24MHz or 48MHz */
  330. { 400, 375, 350, 425 }, /* 25MHz */
  331. };
  332. static uint32_t aspeed_2400_scu_calc_hpll(AspeedSCUState *s, uint32_t hpll_reg)
  333. {
  334. uint8_t freq_select;
  335. bool clk_25m_in;
  336. uint32_t clkin = aspeed_scu_get_clkin(s);
  337. if (hpll_reg & SCU_AST2400_H_PLL_OFF) {
  338. return 0;
  339. }
  340. if (hpll_reg & SCU_AST2400_H_PLL_PROGRAMMED) {
  341. uint32_t multiplier = 1;
  342. if (!(hpll_reg & SCU_AST2400_H_PLL_BYPASS_EN)) {
  343. uint32_t n = (hpll_reg >> 5) & 0x3f;
  344. uint32_t od = (hpll_reg >> 4) & 0x1;
  345. uint32_t d = hpll_reg & 0xf;
  346. multiplier = (2 - od) * ((n + 2) / (d + 1));
  347. }
  348. return clkin * multiplier;
  349. }
  350. /* HW strapping */
  351. clk_25m_in = !!(s->hw_strap1 & SCU_HW_STRAP_CLK_25M_IN);
  352. freq_select = SCU_AST2400_HW_STRAP_GET_H_PLL_CLK(s->hw_strap1);
  353. return hpll_ast2400_freqs[clk_25m_in][freq_select] * 1000000;
  354. }
  355. static uint32_t aspeed_2500_scu_calc_hpll(AspeedSCUState *s, uint32_t hpll_reg)
  356. {
  357. uint32_t multiplier = 1;
  358. uint32_t clkin = aspeed_scu_get_clkin(s);
  359. if (hpll_reg & SCU_H_PLL_OFF) {
  360. return 0;
  361. }
  362. if (!(hpll_reg & SCU_H_PLL_BYPASS_EN)) {
  363. uint32_t p = (hpll_reg >> 13) & 0x3f;
  364. uint32_t m = (hpll_reg >> 5) & 0xff;
  365. uint32_t n = hpll_reg & 0x1f;
  366. multiplier = ((m + 1) / (n + 1)) / (p + 1);
  367. }
  368. return clkin * multiplier;
  369. }
  370. static void aspeed_scu_reset(DeviceState *dev)
  371. {
  372. AspeedSCUState *s = ASPEED_SCU(dev);
  373. AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(dev);
  374. memcpy(s->regs, asc->resets, asc->nr_regs * 4);
  375. s->regs[SILICON_REV] = s->silicon_rev;
  376. s->regs[HW_STRAP1] = s->hw_strap1;
  377. s->regs[HW_STRAP2] = s->hw_strap2;
  378. s->regs[PROT_KEY] = s->hw_prot_key;
  379. }
  380. static uint32_t aspeed_silicon_revs[] = {
  381. AST2400_A0_SILICON_REV,
  382. AST2400_A1_SILICON_REV,
  383. AST2500_A0_SILICON_REV,
  384. AST2500_A1_SILICON_REV,
  385. AST2600_A0_SILICON_REV,
  386. AST2600_A1_SILICON_REV,
  387. };
  388. bool is_supported_silicon_rev(uint32_t silicon_rev)
  389. {
  390. int i;
  391. for (i = 0; i < ARRAY_SIZE(aspeed_silicon_revs); i++) {
  392. if (silicon_rev == aspeed_silicon_revs[i]) {
  393. return true;
  394. }
  395. }
  396. return false;
  397. }
  398. static void aspeed_scu_realize(DeviceState *dev, Error **errp)
  399. {
  400. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  401. AspeedSCUState *s = ASPEED_SCU(dev);
  402. AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(dev);
  403. if (!is_supported_silicon_rev(s->silicon_rev)) {
  404. error_setg(errp, "Unknown silicon revision: 0x%" PRIx32,
  405. s->silicon_rev);
  406. return;
  407. }
  408. memory_region_init_io(&s->iomem, OBJECT(s), asc->ops, s,
  409. TYPE_ASPEED_SCU, SCU_IO_REGION_SIZE);
  410. sysbus_init_mmio(sbd, &s->iomem);
  411. }
  412. static const VMStateDescription vmstate_aspeed_scu = {
  413. .name = "aspeed.scu",
  414. .version_id = 2,
  415. .minimum_version_id = 2,
  416. .fields = (VMStateField[]) {
  417. VMSTATE_UINT32_ARRAY(regs, AspeedSCUState, ASPEED_AST2600_SCU_NR_REGS),
  418. VMSTATE_END_OF_LIST()
  419. }
  420. };
  421. static Property aspeed_scu_properties[] = {
  422. DEFINE_PROP_UINT32("silicon-rev", AspeedSCUState, silicon_rev, 0),
  423. DEFINE_PROP_UINT32("hw-strap1", AspeedSCUState, hw_strap1, 0),
  424. DEFINE_PROP_UINT32("hw-strap2", AspeedSCUState, hw_strap2, 0),
  425. DEFINE_PROP_UINT32("hw-prot-key", AspeedSCUState, hw_prot_key, 0),
  426. DEFINE_PROP_END_OF_LIST(),
  427. };
  428. static void aspeed_scu_class_init(ObjectClass *klass, void *data)
  429. {
  430. DeviceClass *dc = DEVICE_CLASS(klass);
  431. dc->realize = aspeed_scu_realize;
  432. dc->reset = aspeed_scu_reset;
  433. dc->desc = "ASPEED System Control Unit";
  434. dc->vmsd = &vmstate_aspeed_scu;
  435. device_class_set_props(dc, aspeed_scu_properties);
  436. }
  437. static const TypeInfo aspeed_scu_info = {
  438. .name = TYPE_ASPEED_SCU,
  439. .parent = TYPE_SYS_BUS_DEVICE,
  440. .instance_size = sizeof(AspeedSCUState),
  441. .class_init = aspeed_scu_class_init,
  442. .class_size = sizeof(AspeedSCUClass),
  443. .abstract = true,
  444. };
  445. static void aspeed_2400_scu_class_init(ObjectClass *klass, void *data)
  446. {
  447. DeviceClass *dc = DEVICE_CLASS(klass);
  448. AspeedSCUClass *asc = ASPEED_SCU_CLASS(klass);
  449. dc->desc = "ASPEED 2400 System Control Unit";
  450. asc->resets = ast2400_a0_resets;
  451. asc->calc_hpll = aspeed_2400_scu_calc_hpll;
  452. asc->apb_divider = 2;
  453. asc->nr_regs = ASPEED_SCU_NR_REGS;
  454. asc->ops = &aspeed_ast2400_scu_ops;
  455. }
  456. static const TypeInfo aspeed_2400_scu_info = {
  457. .name = TYPE_ASPEED_2400_SCU,
  458. .parent = TYPE_ASPEED_SCU,
  459. .instance_size = sizeof(AspeedSCUState),
  460. .class_init = aspeed_2400_scu_class_init,
  461. };
  462. static void aspeed_2500_scu_class_init(ObjectClass *klass, void *data)
  463. {
  464. DeviceClass *dc = DEVICE_CLASS(klass);
  465. AspeedSCUClass *asc = ASPEED_SCU_CLASS(klass);
  466. dc->desc = "ASPEED 2500 System Control Unit";
  467. asc->resets = ast2500_a1_resets;
  468. asc->calc_hpll = aspeed_2500_scu_calc_hpll;
  469. asc->apb_divider = 4;
  470. asc->nr_regs = ASPEED_SCU_NR_REGS;
  471. asc->ops = &aspeed_ast2500_scu_ops;
  472. }
  473. static const TypeInfo aspeed_2500_scu_info = {
  474. .name = TYPE_ASPEED_2500_SCU,
  475. .parent = TYPE_ASPEED_SCU,
  476. .instance_size = sizeof(AspeedSCUState),
  477. .class_init = aspeed_2500_scu_class_init,
  478. };
  479. static uint64_t aspeed_ast2600_scu_read(void *opaque, hwaddr offset,
  480. unsigned size)
  481. {
  482. AspeedSCUState *s = ASPEED_SCU(opaque);
  483. int reg = TO_REG(offset);
  484. if (reg >= ASPEED_AST2600_SCU_NR_REGS) {
  485. qemu_log_mask(LOG_GUEST_ERROR,
  486. "%s: Out-of-bounds read at offset 0x%" HWADDR_PRIx "\n",
  487. __func__, offset);
  488. return 0;
  489. }
  490. switch (reg) {
  491. case AST2600_HPLL_EXT:
  492. case AST2600_EPLL_EXT:
  493. case AST2600_MPLL_EXT:
  494. /* PLLs are always "locked" */
  495. return s->regs[reg] | BIT(31);
  496. case AST2600_RNG_DATA:
  497. /*
  498. * On hardware, RNG_DATA works regardless of the state of the
  499. * enable bit in RNG_CTRL
  500. *
  501. * TODO: Check this is true for ast2600
  502. */
  503. s->regs[AST2600_RNG_DATA] = aspeed_scu_get_random();
  504. break;
  505. }
  506. return s->regs[reg];
  507. }
  508. static void aspeed_ast2600_scu_write(void *opaque, hwaddr offset,
  509. uint64_t data64, unsigned size)
  510. {
  511. AspeedSCUState *s = ASPEED_SCU(opaque);
  512. int reg = TO_REG(offset);
  513. /* Truncate here so bitwise operations below behave as expected */
  514. uint32_t data = data64;
  515. if (reg >= ASPEED_AST2600_SCU_NR_REGS) {
  516. qemu_log_mask(LOG_GUEST_ERROR,
  517. "%s: Out-of-bounds write at offset 0x%" HWADDR_PRIx "\n",
  518. __func__, offset);
  519. return;
  520. }
  521. if (reg > PROT_KEY && !s->regs[PROT_KEY]) {
  522. qemu_log_mask(LOG_GUEST_ERROR, "%s: SCU is locked!\n", __func__);
  523. }
  524. trace_aspeed_scu_write(offset, size, data);
  525. switch (reg) {
  526. case AST2600_PROT_KEY:
  527. s->regs[reg] = (data == ASPEED_SCU_PROT_KEY) ? 1 : 0;
  528. return;
  529. case AST2600_HW_STRAP1:
  530. case AST2600_HW_STRAP2:
  531. if (s->regs[reg + 2]) {
  532. return;
  533. }
  534. /* fall through */
  535. case AST2600_SYS_RST_CTRL:
  536. case AST2600_SYS_RST_CTRL2:
  537. case AST2600_CLK_STOP_CTRL:
  538. case AST2600_CLK_STOP_CTRL2:
  539. /* W1S (Write 1 to set) registers */
  540. s->regs[reg] |= data;
  541. return;
  542. case AST2600_SYS_RST_CTRL_CLR:
  543. case AST2600_SYS_RST_CTRL2_CLR:
  544. case AST2600_CLK_STOP_CTRL_CLR:
  545. case AST2600_CLK_STOP_CTRL2_CLR:
  546. case AST2600_HW_STRAP1_CLR:
  547. case AST2600_HW_STRAP2_CLR:
  548. /*
  549. * W1C (Write 1 to clear) registers are offset by one address from
  550. * the data register
  551. */
  552. s->regs[reg - 1] &= ~data;
  553. return;
  554. case AST2600_RNG_DATA:
  555. case AST2600_SILICON_REV:
  556. case AST2600_SILICON_REV2:
  557. case AST2600_CHIP_ID0:
  558. case AST2600_CHIP_ID1:
  559. /* Add read only registers here */
  560. qemu_log_mask(LOG_GUEST_ERROR,
  561. "%s: Write to read-only offset 0x%" HWADDR_PRIx "\n",
  562. __func__, offset);
  563. return;
  564. }
  565. s->regs[reg] = data;
  566. }
  567. static const MemoryRegionOps aspeed_ast2600_scu_ops = {
  568. .read = aspeed_ast2600_scu_read,
  569. .write = aspeed_ast2600_scu_write,
  570. .endianness = DEVICE_LITTLE_ENDIAN,
  571. .valid.min_access_size = 4,
  572. .valid.max_access_size = 4,
  573. .valid.unaligned = false,
  574. };
  575. static const uint32_t ast2600_a1_resets[ASPEED_AST2600_SCU_NR_REGS] = {
  576. [AST2600_SYS_RST_CTRL] = 0xF7C3FED8,
  577. [AST2600_SYS_RST_CTRL2] = 0xFFFFFFFC,
  578. [AST2600_CLK_STOP_CTRL] = 0xFFFF7F8A,
  579. [AST2600_CLK_STOP_CTRL2] = 0xFFF0FFF0,
  580. [AST2600_SDRAM_HANDSHAKE] = 0x00000040, /* SoC completed DRAM init */
  581. [AST2600_HPLL_PARAM] = 0x1000405F,
  582. [AST2600_CHIP_ID0] = 0x1234ABCD,
  583. [AST2600_CHIP_ID1] = 0x88884444,
  584. };
  585. static void aspeed_ast2600_scu_reset(DeviceState *dev)
  586. {
  587. AspeedSCUState *s = ASPEED_SCU(dev);
  588. AspeedSCUClass *asc = ASPEED_SCU_GET_CLASS(dev);
  589. memcpy(s->regs, asc->resets, asc->nr_regs * 4);
  590. s->regs[AST2600_SILICON_REV] = s->silicon_rev;
  591. s->regs[AST2600_SILICON_REV2] = s->silicon_rev;
  592. s->regs[AST2600_HW_STRAP1] = s->hw_strap1;
  593. s->regs[AST2600_HW_STRAP2] = s->hw_strap2;
  594. s->regs[PROT_KEY] = s->hw_prot_key;
  595. }
  596. static void aspeed_2600_scu_class_init(ObjectClass *klass, void *data)
  597. {
  598. DeviceClass *dc = DEVICE_CLASS(klass);
  599. AspeedSCUClass *asc = ASPEED_SCU_CLASS(klass);
  600. dc->desc = "ASPEED 2600 System Control Unit";
  601. dc->reset = aspeed_ast2600_scu_reset;
  602. asc->resets = ast2600_a1_resets;
  603. asc->calc_hpll = aspeed_2500_scu_calc_hpll; /* No change since AST2500 */
  604. asc->apb_divider = 4;
  605. asc->nr_regs = ASPEED_AST2600_SCU_NR_REGS;
  606. asc->ops = &aspeed_ast2600_scu_ops;
  607. }
  608. static const TypeInfo aspeed_2600_scu_info = {
  609. .name = TYPE_ASPEED_2600_SCU,
  610. .parent = TYPE_ASPEED_SCU,
  611. .instance_size = sizeof(AspeedSCUState),
  612. .class_init = aspeed_2600_scu_class_init,
  613. };
  614. static void aspeed_scu_register_types(void)
  615. {
  616. type_register_static(&aspeed_scu_info);
  617. type_register_static(&aspeed_2400_scu_info);
  618. type_register_static(&aspeed_2500_scu_info);
  619. type_register_static(&aspeed_2600_scu_info);
  620. }
  621. type_init(aspeed_scu_register_types);