mcf_intc.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217
  1. /*
  2. * ColdFire Interrupt Controller emulation.
  3. *
  4. * Copyright (c) 2007 CodeSourcery.
  5. *
  6. * This code is licensed under the GPL
  7. */
  8. #include "qemu/osdep.h"
  9. #include "qapi/error.h"
  10. #include "qemu/module.h"
  11. #include "qemu/log.h"
  12. #include "cpu.h"
  13. #include "hw/hw.h"
  14. #include "hw/irq.h"
  15. #include "hw/sysbus.h"
  16. #include "hw/m68k/mcf.h"
  17. #define TYPE_MCF_INTC "mcf-intc"
  18. #define MCF_INTC(obj) OBJECT_CHECK(mcf_intc_state, (obj), TYPE_MCF_INTC)
  19. typedef struct {
  20. SysBusDevice parent_obj;
  21. MemoryRegion iomem;
  22. uint64_t ipr;
  23. uint64_t imr;
  24. uint64_t ifr;
  25. uint64_t enabled;
  26. uint8_t icr[64];
  27. M68kCPU *cpu;
  28. int active_vector;
  29. } mcf_intc_state;
  30. static void mcf_intc_update(mcf_intc_state *s)
  31. {
  32. uint64_t active;
  33. int i;
  34. int best;
  35. int best_level;
  36. active = (s->ipr | s->ifr) & s->enabled & ~s->imr;
  37. best_level = 0;
  38. best = 64;
  39. if (active) {
  40. for (i = 0; i < 64; i++) {
  41. if ((active & 1) != 0 && s->icr[i] >= best_level) {
  42. best_level = s->icr[i];
  43. best = i;
  44. }
  45. active >>= 1;
  46. }
  47. }
  48. s->active_vector = ((best == 64) ? 24 : (best + 64));
  49. m68k_set_irq_level(s->cpu, best_level, s->active_vector);
  50. }
  51. static uint64_t mcf_intc_read(void *opaque, hwaddr addr,
  52. unsigned size)
  53. {
  54. int offset;
  55. mcf_intc_state *s = (mcf_intc_state *)opaque;
  56. offset = addr & 0xff;
  57. if (offset >= 0x40 && offset < 0x80) {
  58. return s->icr[offset - 0x40];
  59. }
  60. switch (offset) {
  61. case 0x00:
  62. return (uint32_t)(s->ipr >> 32);
  63. case 0x04:
  64. return (uint32_t)s->ipr;
  65. case 0x08:
  66. return (uint32_t)(s->imr >> 32);
  67. case 0x0c:
  68. return (uint32_t)s->imr;
  69. case 0x10:
  70. return (uint32_t)(s->ifr >> 32);
  71. case 0x14:
  72. return (uint32_t)s->ifr;
  73. case 0xe0: /* SWIACK. */
  74. return s->active_vector;
  75. case 0xe1: case 0xe2: case 0xe3: case 0xe4:
  76. case 0xe5: case 0xe6: case 0xe7:
  77. /* LnIACK */
  78. qemu_log_mask(LOG_UNIMP, "%s: LnIACK not implemented (offset 0x%02x)\n",
  79. __func__, offset);
  80. /* fallthru */
  81. default:
  82. return 0;
  83. }
  84. }
  85. static void mcf_intc_write(void *opaque, hwaddr addr,
  86. uint64_t val, unsigned size)
  87. {
  88. int offset;
  89. mcf_intc_state *s = (mcf_intc_state *)opaque;
  90. offset = addr & 0xff;
  91. if (offset >= 0x40 && offset < 0x80) {
  92. int n = offset - 0x40;
  93. s->icr[n] = val;
  94. if (val == 0)
  95. s->enabled &= ~(1ull << n);
  96. else
  97. s->enabled |= (1ull << n);
  98. mcf_intc_update(s);
  99. return;
  100. }
  101. switch (offset) {
  102. case 0x00: case 0x04:
  103. /* Ignore IPR writes. */
  104. return;
  105. case 0x08:
  106. s->imr = (s->imr & 0xffffffff) | ((uint64_t)val << 32);
  107. break;
  108. case 0x0c:
  109. s->imr = (s->imr & 0xffffffff00000000ull) | (uint32_t)val;
  110. break;
  111. case 0x1c:
  112. if (val & 0x40) {
  113. s->imr = ~0ull;
  114. } else {
  115. s->imr |= (0x1ull << (val & 0x3f));
  116. }
  117. break;
  118. case 0x1d:
  119. if (val & 0x40) {
  120. s->imr = 0ull;
  121. } else {
  122. s->imr &= ~(0x1ull << (val & 0x3f));
  123. }
  124. break;
  125. default:
  126. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%02x\n",
  127. __func__, offset);
  128. return;
  129. }
  130. mcf_intc_update(s);
  131. }
  132. static void mcf_intc_set_irq(void *opaque, int irq, int level)
  133. {
  134. mcf_intc_state *s = (mcf_intc_state *)opaque;
  135. if (irq >= 64)
  136. return;
  137. if (level)
  138. s->ipr |= 1ull << irq;
  139. else
  140. s->ipr &= ~(1ull << irq);
  141. mcf_intc_update(s);
  142. }
  143. static void mcf_intc_reset(DeviceState *dev)
  144. {
  145. mcf_intc_state *s = MCF_INTC(dev);
  146. s->imr = ~0ull;
  147. s->ipr = 0;
  148. s->ifr = 0;
  149. s->enabled = 0;
  150. memset(s->icr, 0, 64);
  151. s->active_vector = 24;
  152. }
  153. static const MemoryRegionOps mcf_intc_ops = {
  154. .read = mcf_intc_read,
  155. .write = mcf_intc_write,
  156. .endianness = DEVICE_NATIVE_ENDIAN,
  157. };
  158. static void mcf_intc_instance_init(Object *obj)
  159. {
  160. mcf_intc_state *s = MCF_INTC(obj);
  161. memory_region_init_io(&s->iomem, obj, &mcf_intc_ops, s, "mcf", 0x100);
  162. }
  163. static void mcf_intc_class_init(ObjectClass *oc, void *data)
  164. {
  165. DeviceClass *dc = DEVICE_CLASS(oc);
  166. set_bit(DEVICE_CATEGORY_MISC, dc->categories);
  167. dc->reset = mcf_intc_reset;
  168. }
  169. static const TypeInfo mcf_intc_gate_info = {
  170. .name = TYPE_MCF_INTC,
  171. .parent = TYPE_SYS_BUS_DEVICE,
  172. .instance_size = sizeof(mcf_intc_state),
  173. .instance_init = mcf_intc_instance_init,
  174. .class_init = mcf_intc_class_init,
  175. };
  176. static void mcf_intc_register_types(void)
  177. {
  178. type_register_static(&mcf_intc_gate_info);
  179. }
  180. type_init(mcf_intc_register_types)
  181. qemu_irq *mcf_intc_init(MemoryRegion *sysmem,
  182. hwaddr base,
  183. M68kCPU *cpu)
  184. {
  185. DeviceState *dev;
  186. mcf_intc_state *s;
  187. dev = qdev_new(TYPE_MCF_INTC);
  188. sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
  189. s = MCF_INTC(dev);
  190. s->cpu = cpu;
  191. memory_region_add_subregion(sysmem, base, &s->iomem);
  192. return qemu_allocate_irqs(mcf_intc_set_irq, s, 64);
  193. }