isa-superio.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213
  1. /*
  2. * Generic ISA Super I/O
  3. *
  4. * Copyright (c) 2010-2012 Herve Poussineau
  5. * Copyright (c) 2011-2012 Andreas Färber
  6. * Copyright (c) 2018 Philippe Mathieu-Daudé
  7. *
  8. * This work is licensed under the terms of the GNU GPL, version 2 or later.
  9. * See the COPYING file in the top-level directory.
  10. * SPDX-License-Identifier: GPL-2.0-or-later
  11. */
  12. #include "qemu/osdep.h"
  13. #include "qemu/error-report.h"
  14. #include "qemu/module.h"
  15. #include "qapi/error.h"
  16. #include "sysemu/sysemu.h"
  17. #include "sysemu/blockdev.h"
  18. #include "chardev/char.h"
  19. #include "hw/block/fdc.h"
  20. #include "hw/isa/superio.h"
  21. #include "hw/qdev-properties.h"
  22. #include "hw/input/i8042.h"
  23. #include "hw/char/serial.h"
  24. #include "trace.h"
  25. static void isa_superio_realize(DeviceState *dev, Error **errp)
  26. {
  27. ISASuperIODevice *sio = ISA_SUPERIO(dev);
  28. ISASuperIOClass *k = ISA_SUPERIO_GET_CLASS(sio);
  29. ISABus *bus = isa_bus_from_device(ISA_DEVICE(dev));
  30. ISADevice *isa;
  31. DeviceState *d;
  32. Chardev *chr;
  33. DriveInfo *fd[MAX_FD];
  34. char *name;
  35. int i;
  36. /* Parallel port */
  37. for (i = 0; i < k->parallel.count; i++) {
  38. if (i >= ARRAY_SIZE(sio->parallel)) {
  39. warn_report("superio: ignoring %td parallel controllers",
  40. k->parallel.count - ARRAY_SIZE(sio->parallel));
  41. break;
  42. }
  43. if (!k->parallel.is_enabled || k->parallel.is_enabled(sio, i)) {
  44. /* FIXME use a qdev chardev prop instead of parallel_hds[] */
  45. chr = parallel_hds[i];
  46. if (chr == NULL) {
  47. name = g_strdup_printf("discarding-parallel%d", i);
  48. chr = qemu_chr_new(name, "null", NULL);
  49. } else {
  50. name = g_strdup_printf("parallel%d", i);
  51. }
  52. isa = isa_new("isa-parallel");
  53. d = DEVICE(isa);
  54. qdev_prop_set_uint32(d, "index", i);
  55. if (k->parallel.get_iobase) {
  56. qdev_prop_set_uint32(d, "iobase",
  57. k->parallel.get_iobase(sio, i));
  58. }
  59. if (k->parallel.get_irq) {
  60. qdev_prop_set_uint32(d, "irq", k->parallel.get_irq(sio, i));
  61. }
  62. qdev_prop_set_chr(d, "chardev", chr);
  63. object_property_add_child(OBJECT(dev), name, OBJECT(isa));
  64. isa_realize_and_unref(isa, bus, &error_fatal);
  65. sio->parallel[i] = isa;
  66. trace_superio_create_parallel(i,
  67. k->parallel.get_iobase ?
  68. k->parallel.get_iobase(sio, i) : -1,
  69. k->parallel.get_irq ?
  70. k->parallel.get_irq(sio, i) : -1);
  71. g_free(name);
  72. }
  73. }
  74. /* Serial */
  75. for (i = 0; i < k->serial.count; i++) {
  76. if (i >= ARRAY_SIZE(sio->serial)) {
  77. warn_report("superio: ignoring %td serial controllers",
  78. k->serial.count - ARRAY_SIZE(sio->serial));
  79. break;
  80. }
  81. if (!k->serial.is_enabled || k->serial.is_enabled(sio, i)) {
  82. /* FIXME use a qdev chardev prop instead of serial_hd() */
  83. chr = serial_hd(i);
  84. if (chr == NULL) {
  85. name = g_strdup_printf("discarding-serial%d", i);
  86. chr = qemu_chr_new(name, "null", NULL);
  87. } else {
  88. name = g_strdup_printf("serial%d", i);
  89. }
  90. isa = isa_new(TYPE_ISA_SERIAL);
  91. d = DEVICE(isa);
  92. qdev_prop_set_uint32(d, "index", i);
  93. if (k->serial.get_iobase) {
  94. qdev_prop_set_uint32(d, "iobase",
  95. k->serial.get_iobase(sio, i));
  96. }
  97. if (k->serial.get_irq) {
  98. qdev_prop_set_uint32(d, "irq", k->serial.get_irq(sio, i));
  99. }
  100. qdev_prop_set_chr(d, "chardev", chr);
  101. object_property_add_child(OBJECT(dev), name, OBJECT(isa));
  102. isa_realize_and_unref(isa, bus, &error_fatal);
  103. sio->serial[i] = isa;
  104. trace_superio_create_serial(i,
  105. k->serial.get_iobase ?
  106. k->serial.get_iobase(sio, i) : -1,
  107. k->serial.get_irq ?
  108. k->serial.get_irq(sio, i) : -1);
  109. g_free(name);
  110. }
  111. }
  112. /* Floppy disc */
  113. if (!k->floppy.is_enabled || k->floppy.is_enabled(sio, 0)) {
  114. isa = isa_new(TYPE_ISA_FDC);
  115. d = DEVICE(isa);
  116. if (k->floppy.get_iobase) {
  117. qdev_prop_set_uint32(d, "iobase", k->floppy.get_iobase(sio, 0));
  118. }
  119. if (k->floppy.get_irq) {
  120. qdev_prop_set_uint32(d, "irq", k->floppy.get_irq(sio, 0));
  121. }
  122. /* FIXME use a qdev drive property instead of drive_get() */
  123. for (i = 0; i < MAX_FD; i++) {
  124. fd[i] = drive_get(IF_FLOPPY, 0, i);
  125. }
  126. object_property_add_child(OBJECT(sio), "isa-fdc", OBJECT(isa));
  127. isa_realize_and_unref(isa, bus, &error_fatal);
  128. isa_fdc_init_drives(isa, fd);
  129. sio->floppy = isa;
  130. trace_superio_create_floppy(0,
  131. k->floppy.get_iobase ?
  132. k->floppy.get_iobase(sio, 0) : -1,
  133. k->floppy.get_irq ?
  134. k->floppy.get_irq(sio, 0) : -1);
  135. }
  136. /* Keyboard, mouse */
  137. isa = isa_new(TYPE_I8042);
  138. object_property_add_child(OBJECT(sio), TYPE_I8042, OBJECT(isa));
  139. isa_realize_and_unref(isa, bus, &error_fatal);
  140. sio->kbc = isa;
  141. /* IDE */
  142. if (k->ide.count && (!k->ide.is_enabled || k->ide.is_enabled(sio, 0))) {
  143. isa = isa_new("isa-ide");
  144. d = DEVICE(isa);
  145. if (k->ide.get_iobase) {
  146. qdev_prop_set_uint32(d, "iobase", k->ide.get_iobase(sio, 0));
  147. }
  148. if (k->ide.get_iobase) {
  149. qdev_prop_set_uint32(d, "iobase2", k->ide.get_iobase(sio, 1));
  150. }
  151. if (k->ide.get_irq) {
  152. qdev_prop_set_uint32(d, "irq", k->ide.get_irq(sio, 0));
  153. }
  154. isa_realize_and_unref(isa, bus, &error_fatal);
  155. object_property_add_child(OBJECT(sio), "isa-ide", OBJECT(isa));
  156. sio->ide = isa;
  157. trace_superio_create_ide(0,
  158. k->ide.get_iobase ?
  159. k->ide.get_iobase(sio, 0) : -1,
  160. k->ide.get_irq ?
  161. k->ide.get_irq(sio, 0) : -1);
  162. }
  163. }
  164. static void isa_superio_class_init(ObjectClass *oc, void *data)
  165. {
  166. DeviceClass *dc = DEVICE_CLASS(oc);
  167. dc->realize = isa_superio_realize;
  168. /* Reason: Uses parallel_hds[0] in realize(), so it can't be used twice */
  169. dc->user_creatable = false;
  170. }
  171. static const TypeInfo isa_superio_type_info = {
  172. .name = TYPE_ISA_SUPERIO,
  173. .parent = TYPE_ISA_DEVICE,
  174. .abstract = true,
  175. .class_size = sizeof(ISASuperIOClass),
  176. .class_init = isa_superio_class_init,
  177. };
  178. /* SMS FDC37M817 Super I/O */
  179. static void fdc37m81x_class_init(ObjectClass *klass, void *data)
  180. {
  181. ISASuperIOClass *sc = ISA_SUPERIO_CLASS(klass);
  182. sc->serial.count = 2; /* NS16C550A */
  183. sc->parallel.count = 1;
  184. sc->floppy.count = 1; /* SMSC 82077AA Compatible */
  185. sc->ide.count = 0;
  186. }
  187. static const TypeInfo fdc37m81x_type_info = {
  188. .name = TYPE_FDC37M81X_SUPERIO,
  189. .parent = TYPE_ISA_SUPERIO,
  190. .instance_size = sizeof(ISASuperIODevice),
  191. .class_init = fdc37m81x_class_init,
  192. };
  193. static void isa_superio_register_types(void)
  194. {
  195. type_register_static(&isa_superio_type_info);
  196. type_register_static(&fdc37m81x_type_info);
  197. }
  198. type_init(isa_superio_register_types)