grlib_irqmp.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359
  1. /*
  2. * QEMU GRLIB IRQMP Emulator
  3. *
  4. * (Multiprocessor and extended interrupt not supported)
  5. *
  6. * Copyright (c) 2010-2019 AdaCore
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a copy
  9. * of this software and associated documentation files (the "Software"), to deal
  10. * in the Software without restriction, including without limitation the rights
  11. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  12. * copies of the Software, and to permit persons to whom the Software is
  13. * furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice shall be included in
  16. * all copies or substantial portions of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  22. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  23. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  24. * THE SOFTWARE.
  25. */
  26. #include "qemu/osdep.h"
  27. #include "hw/irq.h"
  28. #include "hw/sysbus.h"
  29. #include "cpu.h"
  30. #include "hw/qdev-properties.h"
  31. #include "hw/sparc/grlib.h"
  32. #include "trace.h"
  33. #include "qapi/error.h"
  34. #include "qemu/module.h"
  35. #define IRQMP_MAX_CPU 16
  36. #define IRQMP_REG_SIZE 256 /* Size of memory mapped registers */
  37. /* Memory mapped register offsets */
  38. #define LEVEL_OFFSET 0x00
  39. #define PENDING_OFFSET 0x04
  40. #define FORCE0_OFFSET 0x08
  41. #define CLEAR_OFFSET 0x0C
  42. #define MP_STATUS_OFFSET 0x10
  43. #define BROADCAST_OFFSET 0x14
  44. #define MASK_OFFSET 0x40
  45. #define FORCE_OFFSET 0x80
  46. #define EXTENDED_OFFSET 0xC0
  47. #define GRLIB_IRQMP(obj) OBJECT_CHECK(IRQMP, (obj), TYPE_GRLIB_IRQMP)
  48. typedef struct IRQMPState IRQMPState;
  49. typedef struct IRQMP {
  50. SysBusDevice parent_obj;
  51. MemoryRegion iomem;
  52. IRQMPState *state;
  53. qemu_irq irq;
  54. } IRQMP;
  55. struct IRQMPState {
  56. uint32_t level;
  57. uint32_t pending;
  58. uint32_t clear;
  59. uint32_t broadcast;
  60. uint32_t mask[IRQMP_MAX_CPU];
  61. uint32_t force[IRQMP_MAX_CPU];
  62. uint32_t extended[IRQMP_MAX_CPU];
  63. IRQMP *parent;
  64. };
  65. static void grlib_irqmp_check_irqs(IRQMPState *state)
  66. {
  67. uint32_t pend = 0;
  68. uint32_t level0 = 0;
  69. uint32_t level1 = 0;
  70. assert(state != NULL);
  71. assert(state->parent != NULL);
  72. /* IRQ for CPU 0 (no SMP support) */
  73. pend = (state->pending | state->force[0])
  74. & state->mask[0];
  75. level0 = pend & ~state->level;
  76. level1 = pend & state->level;
  77. trace_grlib_irqmp_check_irqs(state->pending, state->force[0],
  78. state->mask[0], level1, level0);
  79. /* Trigger level1 interrupt first and level0 if there is no level1 */
  80. qemu_set_irq(state->parent->irq, level1 ?: level0);
  81. }
  82. static void grlib_irqmp_ack_mask(IRQMPState *state, uint32_t mask)
  83. {
  84. /* Clear registers */
  85. state->pending &= ~mask;
  86. state->force[0] &= ~mask; /* Only CPU 0 (No SMP support) */
  87. grlib_irqmp_check_irqs(state);
  88. }
  89. void grlib_irqmp_ack(DeviceState *dev, int intno)
  90. {
  91. IRQMP *irqmp = GRLIB_IRQMP(dev);
  92. IRQMPState *state;
  93. uint32_t mask;
  94. state = irqmp->state;
  95. assert(state != NULL);
  96. intno &= 15;
  97. mask = 1 << intno;
  98. trace_grlib_irqmp_ack(intno);
  99. grlib_irqmp_ack_mask(state, mask);
  100. }
  101. void grlib_irqmp_set_irq(void *opaque, int irq, int level)
  102. {
  103. IRQMP *irqmp = GRLIB_IRQMP(opaque);
  104. IRQMPState *s;
  105. int i = 0;
  106. s = irqmp->state;
  107. assert(s != NULL);
  108. assert(s->parent != NULL);
  109. if (level) {
  110. trace_grlib_irqmp_set_irq(irq);
  111. if (s->broadcast & 1 << irq) {
  112. /* Broadcasted IRQ */
  113. for (i = 0; i < IRQMP_MAX_CPU; i++) {
  114. s->force[i] |= 1 << irq;
  115. }
  116. } else {
  117. s->pending |= 1 << irq;
  118. }
  119. grlib_irqmp_check_irqs(s);
  120. }
  121. }
  122. static uint64_t grlib_irqmp_read(void *opaque, hwaddr addr,
  123. unsigned size)
  124. {
  125. IRQMP *irqmp = opaque;
  126. IRQMPState *state;
  127. assert(irqmp != NULL);
  128. state = irqmp->state;
  129. assert(state != NULL);
  130. addr &= 0xff;
  131. /* global registers */
  132. switch (addr) {
  133. case LEVEL_OFFSET:
  134. return state->level;
  135. case PENDING_OFFSET:
  136. return state->pending;
  137. case FORCE0_OFFSET:
  138. /* This register is an "alias" for the force register of CPU 0 */
  139. return state->force[0];
  140. case CLEAR_OFFSET:
  141. case MP_STATUS_OFFSET:
  142. /* Always read as 0 */
  143. return 0;
  144. case BROADCAST_OFFSET:
  145. return state->broadcast;
  146. default:
  147. break;
  148. }
  149. /* mask registers */
  150. if (addr >= MASK_OFFSET && addr < FORCE_OFFSET) {
  151. int cpu = (addr - MASK_OFFSET) / 4;
  152. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  153. return state->mask[cpu];
  154. }
  155. /* force registers */
  156. if (addr >= FORCE_OFFSET && addr < EXTENDED_OFFSET) {
  157. int cpu = (addr - FORCE_OFFSET) / 4;
  158. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  159. return state->force[cpu];
  160. }
  161. /* extended (not supported) */
  162. if (addr >= EXTENDED_OFFSET && addr < IRQMP_REG_SIZE) {
  163. int cpu = (addr - EXTENDED_OFFSET) / 4;
  164. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  165. return state->extended[cpu];
  166. }
  167. trace_grlib_irqmp_readl_unknown(addr);
  168. return 0;
  169. }
  170. static void grlib_irqmp_write(void *opaque, hwaddr addr,
  171. uint64_t value, unsigned size)
  172. {
  173. IRQMP *irqmp = opaque;
  174. IRQMPState *state;
  175. assert(irqmp != NULL);
  176. state = irqmp->state;
  177. assert(state != NULL);
  178. addr &= 0xff;
  179. /* global registers */
  180. switch (addr) {
  181. case LEVEL_OFFSET:
  182. value &= 0xFFFF << 1; /* clean up the value */
  183. state->level = value;
  184. return;
  185. case PENDING_OFFSET:
  186. /* Read Only */
  187. return;
  188. case FORCE0_OFFSET:
  189. /* This register is an "alias" for the force register of CPU 0 */
  190. value &= 0xFFFE; /* clean up the value */
  191. state->force[0] = value;
  192. grlib_irqmp_check_irqs(irqmp->state);
  193. return;
  194. case CLEAR_OFFSET:
  195. value &= ~1; /* clean up the value */
  196. grlib_irqmp_ack_mask(state, value);
  197. return;
  198. case MP_STATUS_OFFSET:
  199. /* Read Only (no SMP support) */
  200. return;
  201. case BROADCAST_OFFSET:
  202. value &= 0xFFFE; /* clean up the value */
  203. state->broadcast = value;
  204. return;
  205. default:
  206. break;
  207. }
  208. /* mask registers */
  209. if (addr >= MASK_OFFSET && addr < FORCE_OFFSET) {
  210. int cpu = (addr - MASK_OFFSET) / 4;
  211. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  212. value &= ~1; /* clean up the value */
  213. state->mask[cpu] = value;
  214. grlib_irqmp_check_irqs(irqmp->state);
  215. return;
  216. }
  217. /* force registers */
  218. if (addr >= FORCE_OFFSET && addr < EXTENDED_OFFSET) {
  219. int cpu = (addr - FORCE_OFFSET) / 4;
  220. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  221. uint32_t force = value & 0xFFFE;
  222. uint32_t clear = (value >> 16) & 0xFFFE;
  223. uint32_t old = state->force[cpu];
  224. state->force[cpu] = (old | force) & ~clear;
  225. grlib_irqmp_check_irqs(irqmp->state);
  226. return;
  227. }
  228. /* extended (not supported) */
  229. if (addr >= EXTENDED_OFFSET && addr < IRQMP_REG_SIZE) {
  230. int cpu = (addr - EXTENDED_OFFSET) / 4;
  231. assert(cpu >= 0 && cpu < IRQMP_MAX_CPU);
  232. value &= 0xF; /* clean up the value */
  233. state->extended[cpu] = value;
  234. return;
  235. }
  236. trace_grlib_irqmp_writel_unknown(addr, value);
  237. }
  238. static const MemoryRegionOps grlib_irqmp_ops = {
  239. .read = grlib_irqmp_read,
  240. .write = grlib_irqmp_write,
  241. .endianness = DEVICE_NATIVE_ENDIAN,
  242. .valid = {
  243. .min_access_size = 4,
  244. .max_access_size = 4,
  245. },
  246. };
  247. static void grlib_irqmp_reset(DeviceState *d)
  248. {
  249. IRQMP *irqmp = GRLIB_IRQMP(d);
  250. assert(irqmp->state != NULL);
  251. memset(irqmp->state, 0, sizeof *irqmp->state);
  252. irqmp->state->parent = irqmp;
  253. }
  254. static void grlib_irqmp_init(Object *obj)
  255. {
  256. IRQMP *irqmp = GRLIB_IRQMP(obj);
  257. SysBusDevice *dev = SYS_BUS_DEVICE(obj);
  258. qdev_init_gpio_out_named(DEVICE(obj), &irqmp->irq, "grlib-irq", 1);
  259. memory_region_init_io(&irqmp->iomem, obj, &grlib_irqmp_ops, irqmp,
  260. "irqmp", IRQMP_REG_SIZE);
  261. irqmp->state = g_malloc0(sizeof *irqmp->state);
  262. sysbus_init_mmio(dev, &irqmp->iomem);
  263. }
  264. static void grlib_irqmp_class_init(ObjectClass *klass, void *data)
  265. {
  266. DeviceClass *dc = DEVICE_CLASS(klass);
  267. dc->reset = grlib_irqmp_reset;
  268. }
  269. static const TypeInfo grlib_irqmp_info = {
  270. .name = TYPE_GRLIB_IRQMP,
  271. .parent = TYPE_SYS_BUS_DEVICE,
  272. .instance_size = sizeof(IRQMP),
  273. .instance_init = grlib_irqmp_init,
  274. .class_init = grlib_irqmp_class_init,
  275. };
  276. static void grlib_irqmp_register_types(void)
  277. {
  278. type_register_static(&grlib_irqmp_info);
  279. }
  280. type_init(grlib_irqmp_register_types)