mmio.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186
  1. /*
  2. * QEMU IDE Emulation: mmio support (for embedded).
  3. *
  4. * Copyright (c) 2003 Fabrice Bellard
  5. * Copyright (c) 2006 Openedhand Ltd.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. */
  25. #include "qemu/osdep.h"
  26. #include "hw/sysbus.h"
  27. #include "migration/vmstate.h"
  28. #include "qemu/module.h"
  29. #include "sysemu/dma.h"
  30. #include "hw/ide/internal.h"
  31. #include "hw/qdev-properties.h"
  32. /***********************************************************/
  33. /* MMIO based ide port
  34. * This emulates IDE device connected directly to the CPU bus without
  35. * dedicated ide controller, which is often seen on embedded boards.
  36. */
  37. #define TYPE_MMIO_IDE "mmio-ide"
  38. #define MMIO_IDE(obj) OBJECT_CHECK(MMIOState, (obj), TYPE_MMIO_IDE)
  39. typedef struct MMIOIDEState {
  40. /*< private >*/
  41. SysBusDevice parent_obj;
  42. /*< public >*/
  43. IDEBus bus;
  44. uint32_t shift;
  45. qemu_irq irq;
  46. MemoryRegion iomem1, iomem2;
  47. } MMIOState;
  48. static void mmio_ide_reset(DeviceState *dev)
  49. {
  50. MMIOState *s = MMIO_IDE(dev);
  51. ide_bus_reset(&s->bus);
  52. }
  53. static uint64_t mmio_ide_read(void *opaque, hwaddr addr,
  54. unsigned size)
  55. {
  56. MMIOState *s = opaque;
  57. addr >>= s->shift;
  58. if (addr & 7)
  59. return ide_ioport_read(&s->bus, addr);
  60. else
  61. return ide_data_readw(&s->bus, 0);
  62. }
  63. static void mmio_ide_write(void *opaque, hwaddr addr,
  64. uint64_t val, unsigned size)
  65. {
  66. MMIOState *s = opaque;
  67. addr >>= s->shift;
  68. if (addr & 7)
  69. ide_ioport_write(&s->bus, addr, val);
  70. else
  71. ide_data_writew(&s->bus, 0, val);
  72. }
  73. static const MemoryRegionOps mmio_ide_ops = {
  74. .read = mmio_ide_read,
  75. .write = mmio_ide_write,
  76. .endianness = DEVICE_LITTLE_ENDIAN,
  77. };
  78. static uint64_t mmio_ide_status_read(void *opaque, hwaddr addr,
  79. unsigned size)
  80. {
  81. MMIOState *s= opaque;
  82. return ide_status_read(&s->bus, 0);
  83. }
  84. static void mmio_ide_cmd_write(void *opaque, hwaddr addr,
  85. uint64_t val, unsigned size)
  86. {
  87. MMIOState *s = opaque;
  88. ide_cmd_write(&s->bus, 0, val);
  89. }
  90. static const MemoryRegionOps mmio_ide_cs_ops = {
  91. .read = mmio_ide_status_read,
  92. .write = mmio_ide_cmd_write,
  93. .endianness = DEVICE_LITTLE_ENDIAN,
  94. };
  95. static const VMStateDescription vmstate_ide_mmio = {
  96. .name = "mmio-ide",
  97. .version_id = 3,
  98. .minimum_version_id = 0,
  99. .fields = (VMStateField[]) {
  100. VMSTATE_IDE_BUS(bus, MMIOState),
  101. VMSTATE_IDE_DRIVES(bus.ifs, MMIOState),
  102. VMSTATE_END_OF_LIST()
  103. }
  104. };
  105. static void mmio_ide_realizefn(DeviceState *dev, Error **errp)
  106. {
  107. SysBusDevice *d = SYS_BUS_DEVICE(dev);
  108. MMIOState *s = MMIO_IDE(dev);
  109. ide_init2(&s->bus, s->irq);
  110. memory_region_init_io(&s->iomem1, OBJECT(s), &mmio_ide_ops, s,
  111. "ide-mmio.1", 16 << s->shift);
  112. memory_region_init_io(&s->iomem2, OBJECT(s), &mmio_ide_cs_ops, s,
  113. "ide-mmio.2", 2 << s->shift);
  114. sysbus_init_mmio(d, &s->iomem1);
  115. sysbus_init_mmio(d, &s->iomem2);
  116. }
  117. static void mmio_ide_initfn(Object *obj)
  118. {
  119. SysBusDevice *d = SYS_BUS_DEVICE(obj);
  120. MMIOState *s = MMIO_IDE(obj);
  121. ide_bus_new(&s->bus, sizeof(s->bus), DEVICE(obj), 0, 2);
  122. sysbus_init_irq(d, &s->irq);
  123. }
  124. static Property mmio_ide_properties[] = {
  125. DEFINE_PROP_UINT32("shift", MMIOState, shift, 0),
  126. DEFINE_PROP_END_OF_LIST()
  127. };
  128. static void mmio_ide_class_init(ObjectClass *oc, void *data)
  129. {
  130. DeviceClass *dc = DEVICE_CLASS(oc);
  131. dc->realize = mmio_ide_realizefn;
  132. dc->reset = mmio_ide_reset;
  133. device_class_set_props(dc, mmio_ide_properties);
  134. dc->vmsd = &vmstate_ide_mmio;
  135. }
  136. static const TypeInfo mmio_ide_type_info = {
  137. .name = TYPE_MMIO_IDE,
  138. .parent = TYPE_SYS_BUS_DEVICE,
  139. .instance_size = sizeof(MMIOState),
  140. .instance_init = mmio_ide_initfn,
  141. .class_init = mmio_ide_class_init,
  142. };
  143. static void mmio_ide_register_types(void)
  144. {
  145. type_register_static(&mmio_ide_type_info);
  146. }
  147. void mmio_ide_init_drives(DeviceState *dev, DriveInfo *hd0, DriveInfo *hd1)
  148. {
  149. MMIOState *s = MMIO_IDE(dev);
  150. if (hd0 != NULL) {
  151. ide_create_drive(&s->bus, 0, hd0);
  152. }
  153. if (hd1 != NULL) {
  154. ide_create_drive(&s->bus, 1, hd1);
  155. }
  156. }
  157. type_init(mmio_ide_register_types)