dino.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610
  1. /*
  2. * HP-PARISC Dino PCI chipset emulation, as in B160L and similiar machines
  3. *
  4. * (C) 2017-2019 by Helge Deller <deller@gmx.de>
  5. *
  6. * This work is licensed under the GNU GPL license version 2 or later.
  7. *
  8. * Documentation available at:
  9. * https://parisc.wiki.kernel.org/images-parisc/9/91/Dino_ers.pdf
  10. * https://parisc.wiki.kernel.org/images-parisc/7/70/Dino_3_1_Errata.pdf
  11. */
  12. #include "qemu/osdep.h"
  13. #include "qemu/module.h"
  14. #include "qemu/units.h"
  15. #include "qapi/error.h"
  16. #include "cpu.h"
  17. #include "hw/irq.h"
  18. #include "hw/pci/pci.h"
  19. #include "hw/pci/pci_bus.h"
  20. #include "migration/vmstate.h"
  21. #include "hppa_sys.h"
  22. #include "exec/address-spaces.h"
  23. #include "trace.h"
  24. #define TYPE_DINO_PCI_HOST_BRIDGE "dino-pcihost"
  25. #define DINO_IAR0 0x004
  26. #define DINO_IODC 0x008
  27. #define DINO_IRR0 0x00C /* RO */
  28. #define DINO_IAR1 0x010
  29. #define DINO_IRR1 0x014 /* RO */
  30. #define DINO_IMR 0x018
  31. #define DINO_IPR 0x01C
  32. #define DINO_TOC_ADDR 0x020
  33. #define DINO_ICR 0x024
  34. #define DINO_ILR 0x028 /* RO */
  35. #define DINO_IO_COMMAND 0x030 /* WO */
  36. #define DINO_IO_STATUS 0x034 /* RO */
  37. #define DINO_IO_CONTROL 0x038
  38. #define DINO_IO_GSC_ERR_RESP 0x040 /* RO */
  39. #define DINO_IO_ERR_INFO 0x044 /* RO */
  40. #define DINO_IO_PCI_ERR_RESP 0x048 /* RO */
  41. #define DINO_IO_FBB_EN 0x05c
  42. #define DINO_IO_ADDR_EN 0x060
  43. #define DINO_PCI_CONFIG_ADDR 0x064
  44. #define DINO_PCI_CONFIG_DATA 0x068
  45. #define DINO_PCI_IO_DATA 0x06c
  46. #define DINO_PCI_MEM_DATA 0x070 /* Dino 3.x only */
  47. #define DINO_GSC2X_CONFIG 0x7b4 /* RO */
  48. #define DINO_GMASK 0x800
  49. #define DINO_PAMR 0x804
  50. #define DINO_PAPR 0x808
  51. #define DINO_DAMODE 0x80c
  52. #define DINO_PCICMD 0x810
  53. #define DINO_PCISTS 0x814 /* R/WC */
  54. #define DINO_MLTIM 0x81c
  55. #define DINO_BRDG_FEAT 0x820
  56. #define DINO_PCIROR 0x824
  57. #define DINO_PCIWOR 0x828
  58. #define DINO_TLTIM 0x830
  59. #define DINO_IRQS 11 /* bits 0-10 are architected */
  60. #define DINO_IRR_MASK 0x5ff /* only 10 bits are implemented */
  61. #define DINO_LOCAL_IRQS (DINO_IRQS + 1)
  62. #define DINO_MASK_IRQ(x) (1 << (x))
  63. #define PCIINTA 0x001
  64. #define PCIINTB 0x002
  65. #define PCIINTC 0x004
  66. #define PCIINTD 0x008
  67. #define PCIINTE 0x010
  68. #define PCIINTF 0x020
  69. #define GSCEXTINT 0x040
  70. /* #define xxx 0x080 - bit 7 is "default" */
  71. /* #define xxx 0x100 - bit 8 not used */
  72. /* #define xxx 0x200 - bit 9 not used */
  73. #define RS232INT 0x400
  74. #define DINO_MEM_CHUNK_SIZE (8 * MiB)
  75. #define DINO_PCI_HOST_BRIDGE(obj) \
  76. OBJECT_CHECK(DinoState, (obj), TYPE_DINO_PCI_HOST_BRIDGE)
  77. #define DINO800_REGS (1 + (DINO_TLTIM - DINO_GMASK) / 4)
  78. static const uint32_t reg800_keep_bits[DINO800_REGS] = {
  79. MAKE_64BIT_MASK(0, 1), /* GMASK */
  80. MAKE_64BIT_MASK(0, 7), /* PAMR */
  81. MAKE_64BIT_MASK(0, 7), /* PAPR */
  82. MAKE_64BIT_MASK(0, 8), /* DAMODE */
  83. MAKE_64BIT_MASK(0, 7), /* PCICMD */
  84. MAKE_64BIT_MASK(0, 9), /* PCISTS */
  85. MAKE_64BIT_MASK(0, 32), /* Undefined */
  86. MAKE_64BIT_MASK(0, 8), /* MLTIM */
  87. MAKE_64BIT_MASK(0, 30), /* BRDG_FEAT */
  88. MAKE_64BIT_MASK(0, 24), /* PCIROR */
  89. MAKE_64BIT_MASK(0, 22), /* PCIWOR */
  90. MAKE_64BIT_MASK(0, 32), /* Undocumented */
  91. MAKE_64BIT_MASK(0, 9), /* TLTIM */
  92. };
  93. typedef struct DinoState {
  94. PCIHostState parent_obj;
  95. /* PCI_CONFIG_ADDR is parent_obj.config_reg, via pci_host_conf_be_ops,
  96. so that we can map PCI_CONFIG_DATA to pci_host_data_be_ops. */
  97. uint32_t config_reg_dino; /* keep original copy, including 2 lowest bits */
  98. uint32_t iar0;
  99. uint32_t iar1;
  100. uint32_t imr;
  101. uint32_t ipr;
  102. uint32_t icr;
  103. uint32_t ilr;
  104. uint32_t io_fbb_en;
  105. uint32_t io_addr_en;
  106. uint32_t io_control;
  107. uint32_t toc_addr;
  108. uint32_t reg800[DINO800_REGS];
  109. MemoryRegion this_mem;
  110. MemoryRegion pci_mem;
  111. MemoryRegion pci_mem_alias[32];
  112. AddressSpace bm_as;
  113. MemoryRegion bm;
  114. MemoryRegion bm_ram_alias;
  115. MemoryRegion bm_pci_alias;
  116. MemoryRegion bm_cpu_alias;
  117. } DinoState;
  118. /*
  119. * Dino can forward memory accesses from the CPU in the range between
  120. * 0xf0800000 and 0xff000000 to the PCI bus.
  121. */
  122. static void gsc_to_pci_forwarding(DinoState *s)
  123. {
  124. uint32_t io_addr_en, tmp;
  125. int enabled, i;
  126. tmp = extract32(s->io_control, 7, 2);
  127. enabled = (tmp == 0x01);
  128. io_addr_en = s->io_addr_en;
  129. /* Mask out first (=firmware) and last (=Dino) areas. */
  130. io_addr_en &= ~(BIT(31) | BIT(0));
  131. memory_region_transaction_begin();
  132. for (i = 1; i < 31; i++) {
  133. MemoryRegion *mem = &s->pci_mem_alias[i];
  134. if (enabled && (io_addr_en & (1U << i))) {
  135. if (!memory_region_is_mapped(mem)) {
  136. uint32_t addr = 0xf0000000 + i * DINO_MEM_CHUNK_SIZE;
  137. memory_region_add_subregion(get_system_memory(), addr, mem);
  138. }
  139. } else if (memory_region_is_mapped(mem)) {
  140. memory_region_del_subregion(get_system_memory(), mem);
  141. }
  142. }
  143. memory_region_transaction_commit();
  144. }
  145. static bool dino_chip_mem_valid(void *opaque, hwaddr addr,
  146. unsigned size, bool is_write,
  147. MemTxAttrs attrs)
  148. {
  149. bool ret = false;
  150. switch (addr) {
  151. case DINO_IAR0:
  152. case DINO_IAR1:
  153. case DINO_IRR0:
  154. case DINO_IRR1:
  155. case DINO_IMR:
  156. case DINO_IPR:
  157. case DINO_ICR:
  158. case DINO_ILR:
  159. case DINO_IO_CONTROL:
  160. case DINO_IO_FBB_EN:
  161. case DINO_IO_ADDR_EN:
  162. case DINO_PCI_IO_DATA:
  163. case DINO_TOC_ADDR:
  164. case DINO_GMASK ... DINO_PCISTS:
  165. case DINO_MLTIM ... DINO_PCIWOR:
  166. case DINO_TLTIM:
  167. ret = true;
  168. break;
  169. case DINO_PCI_IO_DATA + 2:
  170. ret = (size <= 2);
  171. break;
  172. case DINO_PCI_IO_DATA + 1:
  173. case DINO_PCI_IO_DATA + 3:
  174. ret = (size == 1);
  175. }
  176. trace_dino_chip_mem_valid(addr, ret);
  177. return ret;
  178. }
  179. static MemTxResult dino_chip_read_with_attrs(void *opaque, hwaddr addr,
  180. uint64_t *data, unsigned size,
  181. MemTxAttrs attrs)
  182. {
  183. DinoState *s = opaque;
  184. MemTxResult ret = MEMTX_OK;
  185. AddressSpace *io;
  186. uint16_t ioaddr;
  187. uint32_t val;
  188. switch (addr) {
  189. case DINO_PCI_IO_DATA ... DINO_PCI_IO_DATA + 3:
  190. /* Read from PCI IO space. */
  191. io = &address_space_io;
  192. ioaddr = s->parent_obj.config_reg + (addr & 3);
  193. switch (size) {
  194. case 1:
  195. val = address_space_ldub(io, ioaddr, attrs, &ret);
  196. break;
  197. case 2:
  198. val = address_space_lduw_be(io, ioaddr, attrs, &ret);
  199. break;
  200. case 4:
  201. val = address_space_ldl_be(io, ioaddr, attrs, &ret);
  202. break;
  203. default:
  204. g_assert_not_reached();
  205. }
  206. break;
  207. case DINO_IO_FBB_EN:
  208. val = s->io_fbb_en;
  209. break;
  210. case DINO_IO_ADDR_EN:
  211. val = s->io_addr_en;
  212. break;
  213. case DINO_IO_CONTROL:
  214. val = s->io_control;
  215. break;
  216. case DINO_IAR0:
  217. val = s->iar0;
  218. break;
  219. case DINO_IAR1:
  220. val = s->iar1;
  221. break;
  222. case DINO_IMR:
  223. val = s->imr;
  224. break;
  225. case DINO_ICR:
  226. val = s->icr;
  227. break;
  228. case DINO_IPR:
  229. val = s->ipr;
  230. /* Any read to IPR clears the register. */
  231. s->ipr = 0;
  232. break;
  233. case DINO_ILR:
  234. val = s->ilr;
  235. break;
  236. case DINO_IRR0:
  237. val = s->ilr & s->imr & ~s->icr;
  238. break;
  239. case DINO_IRR1:
  240. val = s->ilr & s->imr & s->icr;
  241. break;
  242. case DINO_TOC_ADDR:
  243. val = s->toc_addr;
  244. break;
  245. case DINO_GMASK ... DINO_TLTIM:
  246. val = s->reg800[(addr - DINO_GMASK) / 4];
  247. if (addr == DINO_PAMR) {
  248. val &= ~0x01; /* LSB is hardwired to 0 */
  249. }
  250. if (addr == DINO_MLTIM) {
  251. val &= ~0x07; /* 3 LSB are hardwired to 0 */
  252. }
  253. if (addr == DINO_BRDG_FEAT) {
  254. val &= ~(0x10710E0ul | 8); /* bits 5-7, 24 & 15 reserved */
  255. }
  256. break;
  257. default:
  258. /* Controlled by dino_chip_mem_valid above. */
  259. g_assert_not_reached();
  260. }
  261. trace_dino_chip_read(addr, val);
  262. *data = val;
  263. return ret;
  264. }
  265. static MemTxResult dino_chip_write_with_attrs(void *opaque, hwaddr addr,
  266. uint64_t val, unsigned size,
  267. MemTxAttrs attrs)
  268. {
  269. DinoState *s = opaque;
  270. AddressSpace *io;
  271. MemTxResult ret;
  272. uint16_t ioaddr;
  273. int i;
  274. trace_dino_chip_write(addr, val);
  275. switch (addr) {
  276. case DINO_IO_DATA ... DINO_PCI_IO_DATA + 3:
  277. /* Write into PCI IO space. */
  278. io = &address_space_io;
  279. ioaddr = s->parent_obj.config_reg + (addr & 3);
  280. switch (size) {
  281. case 1:
  282. address_space_stb(io, ioaddr, val, attrs, &ret);
  283. break;
  284. case 2:
  285. address_space_stw_be(io, ioaddr, val, attrs, &ret);
  286. break;
  287. case 4:
  288. address_space_stl_be(io, ioaddr, val, attrs, &ret);
  289. break;
  290. default:
  291. g_assert_not_reached();
  292. }
  293. return ret;
  294. case DINO_IO_FBB_EN:
  295. s->io_fbb_en = val & 0x03;
  296. break;
  297. case DINO_IO_ADDR_EN:
  298. s->io_addr_en = val;
  299. gsc_to_pci_forwarding(s);
  300. break;
  301. case DINO_IO_CONTROL:
  302. s->io_control = val;
  303. gsc_to_pci_forwarding(s);
  304. break;
  305. case DINO_IAR0:
  306. s->iar0 = val;
  307. break;
  308. case DINO_IAR1:
  309. s->iar1 = val;
  310. break;
  311. case DINO_IMR:
  312. s->imr = val;
  313. break;
  314. case DINO_ICR:
  315. s->icr = val;
  316. break;
  317. case DINO_IPR:
  318. /* Any write to IPR clears the register. */
  319. s->ipr = 0;
  320. break;
  321. case DINO_TOC_ADDR:
  322. /* IO_COMMAND of CPU with client_id bits */
  323. s->toc_addr = 0xFFFA0030 | (val & 0x1e000);
  324. break;
  325. case DINO_ILR:
  326. case DINO_IRR0:
  327. case DINO_IRR1:
  328. /* These registers are read-only. */
  329. break;
  330. case DINO_GMASK ... DINO_TLTIM:
  331. i = (addr - DINO_GMASK) / 4;
  332. val &= reg800_keep_bits[i];
  333. s->reg800[i] = val;
  334. break;
  335. default:
  336. /* Controlled by dino_chip_mem_valid above. */
  337. g_assert_not_reached();
  338. }
  339. return MEMTX_OK;
  340. }
  341. static const MemoryRegionOps dino_chip_ops = {
  342. .read_with_attrs = dino_chip_read_with_attrs,
  343. .write_with_attrs = dino_chip_write_with_attrs,
  344. .endianness = DEVICE_BIG_ENDIAN,
  345. .valid = {
  346. .min_access_size = 1,
  347. .max_access_size = 4,
  348. .accepts = dino_chip_mem_valid,
  349. },
  350. .impl = {
  351. .min_access_size = 1,
  352. .max_access_size = 4,
  353. },
  354. };
  355. static const VMStateDescription vmstate_dino = {
  356. .name = "Dino",
  357. .version_id = 2,
  358. .minimum_version_id = 1,
  359. .fields = (VMStateField[]) {
  360. VMSTATE_UINT32(iar0, DinoState),
  361. VMSTATE_UINT32(iar1, DinoState),
  362. VMSTATE_UINT32(imr, DinoState),
  363. VMSTATE_UINT32(ipr, DinoState),
  364. VMSTATE_UINT32(icr, DinoState),
  365. VMSTATE_UINT32(ilr, DinoState),
  366. VMSTATE_UINT32(io_fbb_en, DinoState),
  367. VMSTATE_UINT32(io_addr_en, DinoState),
  368. VMSTATE_UINT32(io_control, DinoState),
  369. VMSTATE_UINT32(toc_addr, DinoState),
  370. VMSTATE_END_OF_LIST()
  371. }
  372. };
  373. /* Unlike pci_config_data_le_ops, no check of high bit set in config_reg. */
  374. static uint64_t dino_config_data_read(void *opaque, hwaddr addr, unsigned len)
  375. {
  376. PCIHostState *s = opaque;
  377. return pci_data_read(s->bus, s->config_reg | (addr & 3), len);
  378. }
  379. static void dino_config_data_write(void *opaque, hwaddr addr,
  380. uint64_t val, unsigned len)
  381. {
  382. PCIHostState *s = opaque;
  383. pci_data_write(s->bus, s->config_reg | (addr & 3), val, len);
  384. }
  385. static const MemoryRegionOps dino_config_data_ops = {
  386. .read = dino_config_data_read,
  387. .write = dino_config_data_write,
  388. .endianness = DEVICE_LITTLE_ENDIAN,
  389. };
  390. static uint64_t dino_config_addr_read(void *opaque, hwaddr addr, unsigned len)
  391. {
  392. DinoState *s = opaque;
  393. return s->config_reg_dino;
  394. }
  395. static void dino_config_addr_write(void *opaque, hwaddr addr,
  396. uint64_t val, unsigned len)
  397. {
  398. PCIHostState *s = opaque;
  399. DinoState *ds = opaque;
  400. ds->config_reg_dino = val; /* keep a copy of original value */
  401. s->config_reg = val & ~3U;
  402. }
  403. static const MemoryRegionOps dino_config_addr_ops = {
  404. .read = dino_config_addr_read,
  405. .write = dino_config_addr_write,
  406. .valid.min_access_size = 4,
  407. .valid.max_access_size = 4,
  408. .endianness = DEVICE_BIG_ENDIAN,
  409. };
  410. static AddressSpace *dino_pcihost_set_iommu(PCIBus *bus, void *opaque,
  411. int devfn)
  412. {
  413. DinoState *s = opaque;
  414. return &s->bm_as;
  415. }
  416. /*
  417. * Dino interrupts are connected as shown on Page 78, Table 23
  418. * (Little-endian bit numbers)
  419. * 0 PCI INTA
  420. * 1 PCI INTB
  421. * 2 PCI INTC
  422. * 3 PCI INTD
  423. * 4 PCI INTE
  424. * 5 PCI INTF
  425. * 6 GSC External Interrupt
  426. * 7 Bus Error for "less than fatal" mode
  427. * 8 PS2
  428. * 9 Unused
  429. * 10 RS232
  430. */
  431. static void dino_set_irq(void *opaque, int irq, int level)
  432. {
  433. DinoState *s = opaque;
  434. uint32_t bit = 1u << irq;
  435. uint32_t old_ilr = s->ilr;
  436. if (level) {
  437. uint32_t ena = bit & ~old_ilr;
  438. s->ipr |= ena;
  439. s->ilr = old_ilr | bit;
  440. if (ena & s->imr) {
  441. uint32_t iar = (ena & s->icr ? s->iar1 : s->iar0);
  442. stl_be_phys(&address_space_memory, iar & -32, iar & 31);
  443. }
  444. } else {
  445. s->ilr = old_ilr & ~bit;
  446. }
  447. }
  448. static int dino_pci_map_irq(PCIDevice *d, int irq_num)
  449. {
  450. int slot = d->devfn >> 3;
  451. assert(irq_num >= 0 && irq_num <= 3);
  452. return slot & 0x03;
  453. }
  454. static void dino_set_timer_irq(void *opaque, int irq, int level)
  455. {
  456. /* ??? Not connected. */
  457. }
  458. static void dino_set_serial_irq(void *opaque, int irq, int level)
  459. {
  460. dino_set_irq(opaque, 10, level);
  461. }
  462. PCIBus *dino_init(MemoryRegion *addr_space,
  463. qemu_irq *p_rtc_irq, qemu_irq *p_ser_irq)
  464. {
  465. DeviceState *dev;
  466. DinoState *s;
  467. PCIBus *b;
  468. int i;
  469. dev = qdev_new(TYPE_DINO_PCI_HOST_BRIDGE);
  470. s = DINO_PCI_HOST_BRIDGE(dev);
  471. s->iar0 = s->iar1 = CPU_HPA + 3;
  472. s->toc_addr = 0xFFFA0030; /* IO_COMMAND of CPU */
  473. /* Dino PCI access from main memory. */
  474. memory_region_init_io(&s->this_mem, OBJECT(s), &dino_chip_ops,
  475. s, "dino", 4096);
  476. memory_region_add_subregion(addr_space, DINO_HPA, &s->this_mem);
  477. /* Dino PCI config. */
  478. memory_region_init_io(&s->parent_obj.conf_mem, OBJECT(&s->parent_obj),
  479. &dino_config_addr_ops, dev, "pci-conf-idx", 4);
  480. memory_region_init_io(&s->parent_obj.data_mem, OBJECT(&s->parent_obj),
  481. &dino_config_data_ops, dev, "pci-conf-data", 4);
  482. memory_region_add_subregion(&s->this_mem, DINO_PCI_CONFIG_ADDR,
  483. &s->parent_obj.conf_mem);
  484. memory_region_add_subregion(&s->this_mem, DINO_CONFIG_DATA,
  485. &s->parent_obj.data_mem);
  486. /* Dino PCI bus memory. */
  487. memory_region_init(&s->pci_mem, OBJECT(s), "pci-memory", 4 * GiB);
  488. b = pci_register_root_bus(dev, "pci", dino_set_irq, dino_pci_map_irq, s,
  489. &s->pci_mem, get_system_io(),
  490. PCI_DEVFN(0, 0), 32, TYPE_PCI_BUS);
  491. s->parent_obj.bus = b;
  492. sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
  493. /* Set up windows into PCI bus memory. */
  494. for (i = 1; i < 31; i++) {
  495. uint32_t addr = 0xf0000000 + i * DINO_MEM_CHUNK_SIZE;
  496. char *name = g_strdup_printf("PCI Outbound Window %d", i);
  497. memory_region_init_alias(&s->pci_mem_alias[i], OBJECT(s),
  498. name, &s->pci_mem, addr,
  499. DINO_MEM_CHUNK_SIZE);
  500. g_free(name);
  501. }
  502. /* Set up PCI view of memory: Bus master address space. */
  503. memory_region_init(&s->bm, OBJECT(s), "bm-dino", 4 * GiB);
  504. memory_region_init_alias(&s->bm_ram_alias, OBJECT(s),
  505. "bm-system", addr_space, 0,
  506. 0xf0000000 + DINO_MEM_CHUNK_SIZE);
  507. memory_region_init_alias(&s->bm_pci_alias, OBJECT(s),
  508. "bm-pci", &s->pci_mem,
  509. 0xf0000000 + DINO_MEM_CHUNK_SIZE,
  510. 30 * DINO_MEM_CHUNK_SIZE);
  511. memory_region_init_alias(&s->bm_cpu_alias, OBJECT(s),
  512. "bm-cpu", addr_space, 0xfff00000,
  513. 0xfffff);
  514. memory_region_add_subregion(&s->bm, 0,
  515. &s->bm_ram_alias);
  516. memory_region_add_subregion(&s->bm,
  517. 0xf0000000 + DINO_MEM_CHUNK_SIZE,
  518. &s->bm_pci_alias);
  519. memory_region_add_subregion(&s->bm, 0xfff00000,
  520. &s->bm_cpu_alias);
  521. address_space_init(&s->bm_as, &s->bm, "pci-bm");
  522. pci_setup_iommu(b, dino_pcihost_set_iommu, s);
  523. *p_rtc_irq = qemu_allocate_irq(dino_set_timer_irq, s, 0);
  524. *p_ser_irq = qemu_allocate_irq(dino_set_serial_irq, s, 0);
  525. return b;
  526. }
  527. static void dino_pcihost_class_init(ObjectClass *klass, void *data)
  528. {
  529. DeviceClass *dc = DEVICE_CLASS(klass);
  530. dc->vmsd = &vmstate_dino;
  531. }
  532. static const TypeInfo dino_pcihost_info = {
  533. .name = TYPE_DINO_PCI_HOST_BRIDGE,
  534. .parent = TYPE_PCI_HOST_BRIDGE,
  535. .instance_size = sizeof(DinoState),
  536. .class_init = dino_pcihost_class_init,
  537. };
  538. static void dino_register_types(void)
  539. {
  540. type_register_static(&dino_pcihost_info);
  541. }
  542. type_init(dino_register_types)