puv3_gpio.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153
  1. /*
  2. * GPIO device simulation in PKUnity SoC
  3. *
  4. * Copyright (C) 2010-2012 Guan Xuetao
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation, or any later version.
  9. * See the COPYING file in the top-level directory.
  10. */
  11. #include "qemu/osdep.h"
  12. #include "hw/sysbus.h"
  13. #undef DEBUG_PUV3
  14. #include "hw/unicore32/puv3.h"
  15. #include "qemu/module.h"
  16. #include "qemu/log.h"
  17. #define TYPE_PUV3_GPIO "puv3_gpio"
  18. #define PUV3_GPIO(obj) OBJECT_CHECK(PUV3GPIOState, (obj), TYPE_PUV3_GPIO)
  19. typedef struct PUV3GPIOState {
  20. SysBusDevice parent_obj;
  21. MemoryRegion iomem;
  22. qemu_irq irq[9];
  23. uint32_t reg_GPLR;
  24. uint32_t reg_GPDR;
  25. uint32_t reg_GPIR;
  26. } PUV3GPIOState;
  27. static uint64_t puv3_gpio_read(void *opaque, hwaddr offset,
  28. unsigned size)
  29. {
  30. PUV3GPIOState *s = opaque;
  31. uint32_t ret = 0;
  32. switch (offset) {
  33. case 0x00:
  34. ret = s->reg_GPLR;
  35. break;
  36. case 0x04:
  37. ret = s->reg_GPDR;
  38. break;
  39. case 0x20:
  40. ret = s->reg_GPIR;
  41. break;
  42. default:
  43. qemu_log_mask(LOG_GUEST_ERROR,
  44. "%s: Bad read offset 0x%"HWADDR_PRIx"\n",
  45. __func__, offset);
  46. }
  47. DPRINTF("offset 0x%x, value 0x%x\n", offset, ret);
  48. return ret;
  49. }
  50. static void puv3_gpio_write(void *opaque, hwaddr offset,
  51. uint64_t value, unsigned size)
  52. {
  53. PUV3GPIOState *s = opaque;
  54. DPRINTF("offset 0x%x, value 0x%x\n", offset, value);
  55. switch (offset) {
  56. case 0x04:
  57. s->reg_GPDR = value;
  58. break;
  59. case 0x08:
  60. if (s->reg_GPDR & value) {
  61. s->reg_GPLR |= value;
  62. } else {
  63. qemu_log_mask(LOG_GUEST_ERROR, "%s: Write gpio input port\n",
  64. __func__);
  65. }
  66. break;
  67. case 0x0c:
  68. if (s->reg_GPDR & value) {
  69. s->reg_GPLR &= ~value;
  70. } else {
  71. qemu_log_mask(LOG_GUEST_ERROR, "%s: Write gpio input port\n",
  72. __func__);
  73. }
  74. break;
  75. case 0x10: /* GRER */
  76. case 0x14: /* GFER */
  77. case 0x18: /* GEDR */
  78. break;
  79. case 0x20: /* GPIR */
  80. s->reg_GPIR = value;
  81. break;
  82. default:
  83. qemu_log_mask(LOG_GUEST_ERROR,
  84. "%s: Bad write offset 0x%"HWADDR_PRIx"\n",
  85. __func__, offset);
  86. }
  87. }
  88. static const MemoryRegionOps puv3_gpio_ops = {
  89. .read = puv3_gpio_read,
  90. .write = puv3_gpio_write,
  91. .impl = {
  92. .min_access_size = 4,
  93. .max_access_size = 4,
  94. },
  95. .endianness = DEVICE_NATIVE_ENDIAN,
  96. };
  97. static void puv3_gpio_realize(DeviceState *dev, Error **errp)
  98. {
  99. PUV3GPIOState *s = PUV3_GPIO(dev);
  100. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  101. s->reg_GPLR = 0;
  102. s->reg_GPDR = 0;
  103. /* FIXME: these irqs not handled yet */
  104. sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW0]);
  105. sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW1]);
  106. sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW2]);
  107. sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW3]);
  108. sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW4]);
  109. sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW5]);
  110. sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW6]);
  111. sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW7]);
  112. sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOHIGH]);
  113. memory_region_init_io(&s->iomem, OBJECT(s), &puv3_gpio_ops, s, "puv3_gpio",
  114. PUV3_REGS_OFFSET);
  115. sysbus_init_mmio(sbd, &s->iomem);
  116. }
  117. static void puv3_gpio_class_init(ObjectClass *klass, void *data)
  118. {
  119. DeviceClass *dc = DEVICE_CLASS(klass);
  120. dc->realize = puv3_gpio_realize;
  121. }
  122. static const TypeInfo puv3_gpio_info = {
  123. .name = TYPE_PUV3_GPIO,
  124. .parent = TYPE_SYS_BUS_DEVICE,
  125. .instance_size = sizeof(PUV3GPIOState),
  126. .class_init = puv3_gpio_class_init,
  127. };
  128. static void puv3_gpio_register_type(void)
  129. {
  130. type_register_static(&puv3_gpio_info);
  131. }
  132. type_init(puv3_gpio_register_type)