aspeed_gpio.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012
  1. /*
  2. * ASPEED GPIO Controller
  3. *
  4. * Copyright (C) 2017-2019 IBM Corp.
  5. *
  6. * SPDX-License-Identifier: GPL-2.0-or-later
  7. */
  8. #include "qemu/osdep.h"
  9. #include "qemu/host-utils.h"
  10. #include "qemu/log.h"
  11. #include "hw/gpio/aspeed_gpio.h"
  12. #include "include/hw/misc/aspeed_scu.h"
  13. #include "qapi/error.h"
  14. #include "qapi/visitor.h"
  15. #include "hw/irq.h"
  16. #include "migration/vmstate.h"
  17. #define GPIOS_PER_REG 32
  18. #define GPIOS_PER_SET GPIOS_PER_REG
  19. #define GPIO_PIN_GAP_SIZE 4
  20. #define GPIOS_PER_GROUP 8
  21. #define GPIO_GROUP_SHIFT 3
  22. /* GPIO Source Types */
  23. #define ASPEED_CMD_SRC_MASK 0x01010101
  24. #define ASPEED_SOURCE_ARM 0
  25. #define ASPEED_SOURCE_LPC 1
  26. #define ASPEED_SOURCE_COPROCESSOR 2
  27. #define ASPEED_SOURCE_RESERVED 3
  28. /* GPIO Interrupt Triggers */
  29. /*
  30. * For each set of gpios there are three sensitivity registers that control
  31. * the interrupt trigger mode.
  32. *
  33. * | 2 | 1 | 0 | trigger mode
  34. * -----------------------------
  35. * | 0 | 0 | 0 | falling-edge
  36. * | 0 | 0 | 1 | rising-edge
  37. * | 0 | 1 | 0 | level-low
  38. * | 0 | 1 | 1 | level-high
  39. * | 1 | X | X | dual-edge
  40. */
  41. #define ASPEED_FALLING_EDGE 0
  42. #define ASPEED_RISING_EDGE 1
  43. #define ASPEED_LEVEL_LOW 2
  44. #define ASPEED_LEVEL_HIGH 3
  45. #define ASPEED_DUAL_EDGE 4
  46. /* GPIO Register Address Offsets */
  47. #define GPIO_ABCD_DATA_VALUE (0x000 >> 2)
  48. #define GPIO_ABCD_DIRECTION (0x004 >> 2)
  49. #define GPIO_ABCD_INT_ENABLE (0x008 >> 2)
  50. #define GPIO_ABCD_INT_SENS_0 (0x00C >> 2)
  51. #define GPIO_ABCD_INT_SENS_1 (0x010 >> 2)
  52. #define GPIO_ABCD_INT_SENS_2 (0x014 >> 2)
  53. #define GPIO_ABCD_INT_STATUS (0x018 >> 2)
  54. #define GPIO_ABCD_RESET_TOLERANT (0x01C >> 2)
  55. #define GPIO_EFGH_DATA_VALUE (0x020 >> 2)
  56. #define GPIO_EFGH_DIRECTION (0x024 >> 2)
  57. #define GPIO_EFGH_INT_ENABLE (0x028 >> 2)
  58. #define GPIO_EFGH_INT_SENS_0 (0x02C >> 2)
  59. #define GPIO_EFGH_INT_SENS_1 (0x030 >> 2)
  60. #define GPIO_EFGH_INT_SENS_2 (0x034 >> 2)
  61. #define GPIO_EFGH_INT_STATUS (0x038 >> 2)
  62. #define GPIO_EFGH_RESET_TOLERANT (0x03C >> 2)
  63. #define GPIO_ABCD_DEBOUNCE_1 (0x040 >> 2)
  64. #define GPIO_ABCD_DEBOUNCE_2 (0x044 >> 2)
  65. #define GPIO_EFGH_DEBOUNCE_1 (0x048 >> 2)
  66. #define GPIO_EFGH_DEBOUNCE_2 (0x04C >> 2)
  67. #define GPIO_DEBOUNCE_TIME_1 (0x050 >> 2)
  68. #define GPIO_DEBOUNCE_TIME_2 (0x054 >> 2)
  69. #define GPIO_DEBOUNCE_TIME_3 (0x058 >> 2)
  70. #define GPIO_ABCD_COMMAND_SRC_0 (0x060 >> 2)
  71. #define GPIO_ABCD_COMMAND_SRC_1 (0x064 >> 2)
  72. #define GPIO_EFGH_COMMAND_SRC_0 (0x068 >> 2)
  73. #define GPIO_EFGH_COMMAND_SRC_1 (0x06C >> 2)
  74. #define GPIO_IJKL_DATA_VALUE (0x070 >> 2)
  75. #define GPIO_IJKL_DIRECTION (0x074 >> 2)
  76. #define GPIO_MNOP_DATA_VALUE (0x078 >> 2)
  77. #define GPIO_MNOP_DIRECTION (0x07C >> 2)
  78. #define GPIO_QRST_DATA_VALUE (0x080 >> 2)
  79. #define GPIO_QRST_DIRECTION (0x084 >> 2)
  80. #define GPIO_UVWX_DATA_VALUE (0x088 >> 2)
  81. #define GPIO_UVWX_DIRECTION (0x08C >> 2)
  82. #define GPIO_IJKL_COMMAND_SRC_0 (0x090 >> 2)
  83. #define GPIO_IJKL_COMMAND_SRC_1 (0x094 >> 2)
  84. #define GPIO_IJKL_INT_ENABLE (0x098 >> 2)
  85. #define GPIO_IJKL_INT_SENS_0 (0x09C >> 2)
  86. #define GPIO_IJKL_INT_SENS_1 (0x0A0 >> 2)
  87. #define GPIO_IJKL_INT_SENS_2 (0x0A4 >> 2)
  88. #define GPIO_IJKL_INT_STATUS (0x0A8 >> 2)
  89. #define GPIO_IJKL_RESET_TOLERANT (0x0AC >> 2)
  90. #define GPIO_IJKL_DEBOUNCE_1 (0x0B0 >> 2)
  91. #define GPIO_IJKL_DEBOUNCE_2 (0x0B4 >> 2)
  92. #define GPIO_IJKL_INPUT_MASK (0x0B8 >> 2)
  93. #define GPIO_ABCD_DATA_READ (0x0C0 >> 2)
  94. #define GPIO_EFGH_DATA_READ (0x0C4 >> 2)
  95. #define GPIO_IJKL_DATA_READ (0x0C8 >> 2)
  96. #define GPIO_MNOP_DATA_READ (0x0CC >> 2)
  97. #define GPIO_QRST_DATA_READ (0x0D0 >> 2)
  98. #define GPIO_UVWX_DATA_READ (0x0D4 >> 2)
  99. #define GPIO_YZAAAB_DATA_READ (0x0D8 >> 2)
  100. #define GPIO_AC_DATA_READ (0x0DC >> 2)
  101. #define GPIO_MNOP_COMMAND_SRC_0 (0x0E0 >> 2)
  102. #define GPIO_MNOP_COMMAND_SRC_1 (0x0E4 >> 2)
  103. #define GPIO_MNOP_INT_ENABLE (0x0E8 >> 2)
  104. #define GPIO_MNOP_INT_SENS_0 (0x0EC >> 2)
  105. #define GPIO_MNOP_INT_SENS_1 (0x0F0 >> 2)
  106. #define GPIO_MNOP_INT_SENS_2 (0x0F4 >> 2)
  107. #define GPIO_MNOP_INT_STATUS (0x0F8 >> 2)
  108. #define GPIO_MNOP_RESET_TOLERANT (0x0FC >> 2)
  109. #define GPIO_MNOP_DEBOUNCE_1 (0x100 >> 2)
  110. #define GPIO_MNOP_DEBOUNCE_2 (0x104 >> 2)
  111. #define GPIO_MNOP_INPUT_MASK (0x108 >> 2)
  112. #define GPIO_QRST_COMMAND_SRC_0 (0x110 >> 2)
  113. #define GPIO_QRST_COMMAND_SRC_1 (0x114 >> 2)
  114. #define GPIO_QRST_INT_ENABLE (0x118 >> 2)
  115. #define GPIO_QRST_INT_SENS_0 (0x11C >> 2)
  116. #define GPIO_QRST_INT_SENS_1 (0x120 >> 2)
  117. #define GPIO_QRST_INT_SENS_2 (0x124 >> 2)
  118. #define GPIO_QRST_INT_STATUS (0x128 >> 2)
  119. #define GPIO_QRST_RESET_TOLERANT (0x12C >> 2)
  120. #define GPIO_QRST_DEBOUNCE_1 (0x130 >> 2)
  121. #define GPIO_QRST_DEBOUNCE_2 (0x134 >> 2)
  122. #define GPIO_QRST_INPUT_MASK (0x138 >> 2)
  123. #define GPIO_UVWX_COMMAND_SRC_0 (0x140 >> 2)
  124. #define GPIO_UVWX_COMMAND_SRC_1 (0x144 >> 2)
  125. #define GPIO_UVWX_INT_ENABLE (0x148 >> 2)
  126. #define GPIO_UVWX_INT_SENS_0 (0x14C >> 2)
  127. #define GPIO_UVWX_INT_SENS_1 (0x150 >> 2)
  128. #define GPIO_UVWX_INT_SENS_2 (0x154 >> 2)
  129. #define GPIO_UVWX_INT_STATUS (0x158 >> 2)
  130. #define GPIO_UVWX_RESET_TOLERANT (0x15C >> 2)
  131. #define GPIO_UVWX_DEBOUNCE_1 (0x160 >> 2)
  132. #define GPIO_UVWX_DEBOUNCE_2 (0x164 >> 2)
  133. #define GPIO_UVWX_INPUT_MASK (0x168 >> 2)
  134. #define GPIO_YZAAAB_COMMAND_SRC_0 (0x170 >> 2)
  135. #define GPIO_YZAAAB_COMMAND_SRC_1 (0x174 >> 2)
  136. #define GPIO_YZAAAB_INT_ENABLE (0x178 >> 2)
  137. #define GPIO_YZAAAB_INT_SENS_0 (0x17C >> 2)
  138. #define GPIO_YZAAAB_INT_SENS_1 (0x180 >> 2)
  139. #define GPIO_YZAAAB_INT_SENS_2 (0x184 >> 2)
  140. #define GPIO_YZAAAB_INT_STATUS (0x188 >> 2)
  141. #define GPIO_YZAAAB_RESET_TOLERANT (0x18C >> 2)
  142. #define GPIO_YZAAAB_DEBOUNCE_1 (0x190 >> 2)
  143. #define GPIO_YZAAAB_DEBOUNCE_2 (0x194 >> 2)
  144. #define GPIO_YZAAAB_INPUT_MASK (0x198 >> 2)
  145. #define GPIO_AC_COMMAND_SRC_0 (0x1A0 >> 2)
  146. #define GPIO_AC_COMMAND_SRC_1 (0x1A4 >> 2)
  147. #define GPIO_AC_INT_ENABLE (0x1A8 >> 2)
  148. #define GPIO_AC_INT_SENS_0 (0x1AC >> 2)
  149. #define GPIO_AC_INT_SENS_1 (0x1B0 >> 2)
  150. #define GPIO_AC_INT_SENS_2 (0x1B4 >> 2)
  151. #define GPIO_AC_INT_STATUS (0x1B8 >> 2)
  152. #define GPIO_AC_RESET_TOLERANT (0x1BC >> 2)
  153. #define GPIO_AC_DEBOUNCE_1 (0x1C0 >> 2)
  154. #define GPIO_AC_DEBOUNCE_2 (0x1C4 >> 2)
  155. #define GPIO_AC_INPUT_MASK (0x1C8 >> 2)
  156. #define GPIO_ABCD_INPUT_MASK (0x1D0 >> 2)
  157. #define GPIO_EFGH_INPUT_MASK (0x1D4 >> 2)
  158. #define GPIO_YZAAAB_DATA_VALUE (0x1E0 >> 2)
  159. #define GPIO_YZAAAB_DIRECTION (0x1E4 >> 2)
  160. #define GPIO_AC_DATA_VALUE (0x1E8 >> 2)
  161. #define GPIO_AC_DIRECTION (0x1EC >> 2)
  162. #define GPIO_3_6V_MEM_SIZE 0x1F0
  163. #define GPIO_3_6V_REG_ARRAY_SIZE (GPIO_3_6V_MEM_SIZE >> 2)
  164. /* AST2600 only - 1.8V gpios */
  165. /*
  166. * The AST2600 has same 3.6V gpios as the AST2400 (memory offsets 0x0-0x198)
  167. * and addtional 1.8V gpios (memory offsets 0x800-0x9D4).
  168. */
  169. #define GPIO_1_8V_REG_OFFSET 0x800
  170. #define GPIO_1_8V_ABCD_DATA_VALUE ((0x800 - GPIO_1_8V_REG_OFFSET) >> 2)
  171. #define GPIO_1_8V_ABCD_DIRECTION ((0x804 - GPIO_1_8V_REG_OFFSET) >> 2)
  172. #define GPIO_1_8V_ABCD_INT_ENABLE ((0x808 - GPIO_1_8V_REG_OFFSET) >> 2)
  173. #define GPIO_1_8V_ABCD_INT_SENS_0 ((0x80C - GPIO_1_8V_REG_OFFSET) >> 2)
  174. #define GPIO_1_8V_ABCD_INT_SENS_1 ((0x810 - GPIO_1_8V_REG_OFFSET) >> 2)
  175. #define GPIO_1_8V_ABCD_INT_SENS_2 ((0x814 - GPIO_1_8V_REG_OFFSET) >> 2)
  176. #define GPIO_1_8V_ABCD_INT_STATUS ((0x818 - GPIO_1_8V_REG_OFFSET) >> 2)
  177. #define GPIO_1_8V_ABCD_RESET_TOLERANT ((0x81C - GPIO_1_8V_REG_OFFSET) >> 2)
  178. #define GPIO_1_8V_E_DATA_VALUE ((0x820 - GPIO_1_8V_REG_OFFSET) >> 2)
  179. #define GPIO_1_8V_E_DIRECTION ((0x824 - GPIO_1_8V_REG_OFFSET) >> 2)
  180. #define GPIO_1_8V_E_INT_ENABLE ((0x828 - GPIO_1_8V_REG_OFFSET) >> 2)
  181. #define GPIO_1_8V_E_INT_SENS_0 ((0x82C - GPIO_1_8V_REG_OFFSET) >> 2)
  182. #define GPIO_1_8V_E_INT_SENS_1 ((0x830 - GPIO_1_8V_REG_OFFSET) >> 2)
  183. #define GPIO_1_8V_E_INT_SENS_2 ((0x834 - GPIO_1_8V_REG_OFFSET) >> 2)
  184. #define GPIO_1_8V_E_INT_STATUS ((0x838 - GPIO_1_8V_REG_OFFSET) >> 2)
  185. #define GPIO_1_8V_E_RESET_TOLERANT ((0x83C - GPIO_1_8V_REG_OFFSET) >> 2)
  186. #define GPIO_1_8V_ABCD_DEBOUNCE_1 ((0x840 - GPIO_1_8V_REG_OFFSET) >> 2)
  187. #define GPIO_1_8V_ABCD_DEBOUNCE_2 ((0x844 - GPIO_1_8V_REG_OFFSET) >> 2)
  188. #define GPIO_1_8V_E_DEBOUNCE_1 ((0x848 - GPIO_1_8V_REG_OFFSET) >> 2)
  189. #define GPIO_1_8V_E_DEBOUNCE_2 ((0x84C - GPIO_1_8V_REG_OFFSET) >> 2)
  190. #define GPIO_1_8V_DEBOUNCE_TIME_1 ((0x850 - GPIO_1_8V_REG_OFFSET) >> 2)
  191. #define GPIO_1_8V_DEBOUNCE_TIME_2 ((0x854 - GPIO_1_8V_REG_OFFSET) >> 2)
  192. #define GPIO_1_8V_DEBOUNCE_TIME_3 ((0x858 - GPIO_1_8V_REG_OFFSET) >> 2)
  193. #define GPIO_1_8V_ABCD_COMMAND_SRC_0 ((0x860 - GPIO_1_8V_REG_OFFSET) >> 2)
  194. #define GPIO_1_8V_ABCD_COMMAND_SRC_1 ((0x864 - GPIO_1_8V_REG_OFFSET) >> 2)
  195. #define GPIO_1_8V_E_COMMAND_SRC_0 ((0x868 - GPIO_1_8V_REG_OFFSET) >> 2)
  196. #define GPIO_1_8V_E_COMMAND_SRC_1 ((0x86C - GPIO_1_8V_REG_OFFSET) >> 2)
  197. #define GPIO_1_8V_ABCD_DATA_READ ((0x8C0 - GPIO_1_8V_REG_OFFSET) >> 2)
  198. #define GPIO_1_8V_E_DATA_READ ((0x8C4 - GPIO_1_8V_REG_OFFSET) >> 2)
  199. #define GPIO_1_8V_ABCD_INPUT_MASK ((0x9D0 - GPIO_1_8V_REG_OFFSET) >> 2)
  200. #define GPIO_1_8V_E_INPUT_MASK ((0x9D4 - GPIO_1_8V_REG_OFFSET) >> 2)
  201. #define GPIO_1_8V_MEM_SIZE 0x9D8
  202. #define GPIO_1_8V_REG_ARRAY_SIZE ((GPIO_1_8V_MEM_SIZE - \
  203. GPIO_1_8V_REG_OFFSET) >> 2)
  204. #define GPIO_MAX_MEM_SIZE MAX(GPIO_3_6V_MEM_SIZE, GPIO_1_8V_MEM_SIZE)
  205. static int aspeed_evaluate_irq(GPIOSets *regs, int gpio_prev_high, int gpio)
  206. {
  207. uint32_t falling_edge = 0, rising_edge = 0;
  208. uint32_t int_trigger = extract32(regs->int_sens_0, gpio, 1)
  209. | extract32(regs->int_sens_1, gpio, 1) << 1
  210. | extract32(regs->int_sens_2, gpio, 1) << 2;
  211. uint32_t gpio_curr_high = extract32(regs->data_value, gpio, 1);
  212. uint32_t gpio_int_enabled = extract32(regs->int_enable, gpio, 1);
  213. if (!gpio_int_enabled) {
  214. return 0;
  215. }
  216. /* Detect edges */
  217. if (gpio_curr_high && !gpio_prev_high) {
  218. rising_edge = 1;
  219. } else if (!gpio_curr_high && gpio_prev_high) {
  220. falling_edge = 1;
  221. }
  222. if (((int_trigger == ASPEED_FALLING_EDGE) && falling_edge) ||
  223. ((int_trigger == ASPEED_RISING_EDGE) && rising_edge) ||
  224. ((int_trigger == ASPEED_LEVEL_LOW) && !gpio_curr_high) ||
  225. ((int_trigger == ASPEED_LEVEL_HIGH) && gpio_curr_high) ||
  226. ((int_trigger >= ASPEED_DUAL_EDGE) && (rising_edge || falling_edge)))
  227. {
  228. regs->int_status = deposit32(regs->int_status, gpio, 1, 1);
  229. return 1;
  230. }
  231. return 0;
  232. }
  233. #define nested_struct_index(ta, pa, m, tb, pb) \
  234. (pb - ((tb *)(((char *)pa) + offsetof(ta, m))))
  235. static ptrdiff_t aspeed_gpio_set_idx(AspeedGPIOState *s, GPIOSets *regs)
  236. {
  237. return nested_struct_index(AspeedGPIOState, s, sets, GPIOSets, regs);
  238. }
  239. static void aspeed_gpio_update(AspeedGPIOState *s, GPIOSets *regs,
  240. uint32_t value)
  241. {
  242. uint32_t input_mask = regs->input_mask;
  243. uint32_t direction = regs->direction;
  244. uint32_t old = regs->data_value;
  245. uint32_t new = value;
  246. uint32_t diff;
  247. int gpio;
  248. diff = old ^ new;
  249. if (diff) {
  250. for (gpio = 0; gpio < GPIOS_PER_REG; gpio++) {
  251. uint32_t mask = 1 << gpio;
  252. /* If the gpio needs to be updated... */
  253. if (!(diff & mask)) {
  254. continue;
  255. }
  256. /* ...and we're output or not input-masked... */
  257. if (!(direction & mask) && (input_mask & mask)) {
  258. continue;
  259. }
  260. /* ...then update the state. */
  261. if (mask & new) {
  262. regs->data_value |= mask;
  263. } else {
  264. regs->data_value &= ~mask;
  265. }
  266. /* If the gpio is set to output... */
  267. if (direction & mask) {
  268. /* ...trigger the line-state IRQ */
  269. ptrdiff_t set = aspeed_gpio_set_idx(s, regs);
  270. size_t offset = set * GPIOS_PER_SET + gpio;
  271. qemu_set_irq(s->gpios[offset], !!(new & mask));
  272. } else {
  273. /* ...otherwise if we meet the line's current IRQ policy... */
  274. if (aspeed_evaluate_irq(regs, old & mask, gpio)) {
  275. /* ...trigger the VIC IRQ */
  276. s->pending++;
  277. }
  278. }
  279. }
  280. }
  281. qemu_set_irq(s->irq, !!(s->pending));
  282. }
  283. static uint32_t aspeed_adjust_pin(AspeedGPIOState *s, uint32_t pin)
  284. {
  285. AspeedGPIOClass *agc = ASPEED_GPIO_GET_CLASS(s);
  286. /*
  287. * The 2500 has a 4 pin gap in group AB and the 2400 has a 4 pin
  288. * gap in group Y (and only four pins in AB but this is the last group so
  289. * it doesn't matter).
  290. */
  291. if (agc->gap && pin >= agc->gap) {
  292. pin += GPIO_PIN_GAP_SIZE;
  293. }
  294. return pin;
  295. }
  296. static bool aspeed_gpio_get_pin_level(AspeedGPIOState *s, uint32_t set_idx,
  297. uint32_t pin)
  298. {
  299. uint32_t reg_val;
  300. uint32_t pin_mask = 1 << pin;
  301. reg_val = s->sets[set_idx].data_value;
  302. return !!(reg_val & pin_mask);
  303. }
  304. static void aspeed_gpio_set_pin_level(AspeedGPIOState *s, uint32_t set_idx,
  305. uint32_t pin, bool level)
  306. {
  307. uint32_t value = s->sets[set_idx].data_value;
  308. uint32_t pin_mask = 1 << pin;
  309. if (level) {
  310. value |= pin_mask;
  311. } else {
  312. value &= !pin_mask;
  313. }
  314. aspeed_gpio_update(s, &s->sets[set_idx], value);
  315. }
  316. /*
  317. * | src_1 | src_2 | source |
  318. * |-----------------------------|
  319. * | 0 | 0 | ARM |
  320. * | 0 | 1 | LPC |
  321. * | 1 | 0 | Coprocessor|
  322. * | 1 | 1 | Reserved |
  323. *
  324. * Once the source of a set is programmed, corresponding bits in the
  325. * data_value, direction, interrupt [enable, sens[0-2]], reset_tol and
  326. * debounce registers can only be written by the source.
  327. *
  328. * Source is ARM by default
  329. * only bits 24, 16, 8, and 0 can be set
  330. *
  331. * we don't currently have a model for the LPC or Coprocessor
  332. */
  333. static uint32_t update_value_control_source(GPIOSets *regs, uint32_t old_value,
  334. uint32_t value)
  335. {
  336. int i;
  337. int cmd_source;
  338. /* assume the source is always ARM for now */
  339. int source = ASPEED_SOURCE_ARM;
  340. uint32_t new_value = 0;
  341. /* for each group in set */
  342. for (i = 0; i < GPIOS_PER_REG; i += GPIOS_PER_GROUP) {
  343. cmd_source = extract32(regs->cmd_source_0, i, 1)
  344. | (extract32(regs->cmd_source_1, i, 1) << 1);
  345. if (source == cmd_source) {
  346. new_value |= (0xff << i) & value;
  347. } else {
  348. new_value |= (0xff << i) & old_value;
  349. }
  350. }
  351. return new_value;
  352. }
  353. static const AspeedGPIOReg aspeed_3_6v_gpios[GPIO_3_6V_REG_ARRAY_SIZE] = {
  354. /* Set ABCD */
  355. [GPIO_ABCD_DATA_VALUE] = { 0, gpio_reg_data_value },
  356. [GPIO_ABCD_DIRECTION] = { 0, gpio_reg_direction },
  357. [GPIO_ABCD_INT_ENABLE] = { 0, gpio_reg_int_enable },
  358. [GPIO_ABCD_INT_SENS_0] = { 0, gpio_reg_int_sens_0 },
  359. [GPIO_ABCD_INT_SENS_1] = { 0, gpio_reg_int_sens_1 },
  360. [GPIO_ABCD_INT_SENS_2] = { 0, gpio_reg_int_sens_2 },
  361. [GPIO_ABCD_INT_STATUS] = { 0, gpio_reg_int_status },
  362. [GPIO_ABCD_RESET_TOLERANT] = { 0, gpio_reg_reset_tolerant },
  363. [GPIO_ABCD_DEBOUNCE_1] = { 0, gpio_reg_debounce_1 },
  364. [GPIO_ABCD_DEBOUNCE_2] = { 0, gpio_reg_debounce_2 },
  365. [GPIO_ABCD_COMMAND_SRC_0] = { 0, gpio_reg_cmd_source_0 },
  366. [GPIO_ABCD_COMMAND_SRC_1] = { 0, gpio_reg_cmd_source_1 },
  367. [GPIO_ABCD_DATA_READ] = { 0, gpio_reg_data_read },
  368. [GPIO_ABCD_INPUT_MASK] = { 0, gpio_reg_input_mask },
  369. /* Set EFGH */
  370. [GPIO_EFGH_DATA_VALUE] = { 1, gpio_reg_data_value },
  371. [GPIO_EFGH_DIRECTION] = { 1, gpio_reg_direction },
  372. [GPIO_EFGH_INT_ENABLE] = { 1, gpio_reg_int_enable },
  373. [GPIO_EFGH_INT_SENS_0] = { 1, gpio_reg_int_sens_0 },
  374. [GPIO_EFGH_INT_SENS_1] = { 1, gpio_reg_int_sens_1 },
  375. [GPIO_EFGH_INT_SENS_2] = { 1, gpio_reg_int_sens_2 },
  376. [GPIO_EFGH_INT_STATUS] = { 1, gpio_reg_int_status },
  377. [GPIO_EFGH_RESET_TOLERANT] = { 1, gpio_reg_reset_tolerant },
  378. [GPIO_EFGH_DEBOUNCE_1] = { 1, gpio_reg_debounce_1 },
  379. [GPIO_EFGH_DEBOUNCE_2] = { 1, gpio_reg_debounce_2 },
  380. [GPIO_EFGH_COMMAND_SRC_0] = { 1, gpio_reg_cmd_source_0 },
  381. [GPIO_EFGH_COMMAND_SRC_1] = { 1, gpio_reg_cmd_source_1 },
  382. [GPIO_EFGH_DATA_READ] = { 1, gpio_reg_data_read },
  383. [GPIO_EFGH_INPUT_MASK] = { 1, gpio_reg_input_mask },
  384. /* Set IJKL */
  385. [GPIO_IJKL_DATA_VALUE] = { 2, gpio_reg_data_value },
  386. [GPIO_IJKL_DIRECTION] = { 2, gpio_reg_direction },
  387. [GPIO_IJKL_INT_ENABLE] = { 2, gpio_reg_int_enable },
  388. [GPIO_IJKL_INT_SENS_0] = { 2, gpio_reg_int_sens_0 },
  389. [GPIO_IJKL_INT_SENS_1] = { 2, gpio_reg_int_sens_1 },
  390. [GPIO_IJKL_INT_SENS_2] = { 2, gpio_reg_int_sens_2 },
  391. [GPIO_IJKL_INT_STATUS] = { 2, gpio_reg_int_status },
  392. [GPIO_IJKL_RESET_TOLERANT] = { 2, gpio_reg_reset_tolerant },
  393. [GPIO_IJKL_DEBOUNCE_1] = { 2, gpio_reg_debounce_1 },
  394. [GPIO_IJKL_DEBOUNCE_2] = { 2, gpio_reg_debounce_2 },
  395. [GPIO_IJKL_COMMAND_SRC_0] = { 2, gpio_reg_cmd_source_0 },
  396. [GPIO_IJKL_COMMAND_SRC_1] = { 2, gpio_reg_cmd_source_1 },
  397. [GPIO_IJKL_DATA_READ] = { 2, gpio_reg_data_read },
  398. [GPIO_IJKL_INPUT_MASK] = { 2, gpio_reg_input_mask },
  399. /* Set MNOP */
  400. [GPIO_MNOP_DATA_VALUE] = { 3, gpio_reg_data_value },
  401. [GPIO_MNOP_DIRECTION] = { 3, gpio_reg_direction },
  402. [GPIO_MNOP_INT_ENABLE] = { 3, gpio_reg_int_enable },
  403. [GPIO_MNOP_INT_SENS_0] = { 3, gpio_reg_int_sens_0 },
  404. [GPIO_MNOP_INT_SENS_1] = { 3, gpio_reg_int_sens_1 },
  405. [GPIO_MNOP_INT_SENS_2] = { 3, gpio_reg_int_sens_2 },
  406. [GPIO_MNOP_INT_STATUS] = { 3, gpio_reg_int_status },
  407. [GPIO_MNOP_RESET_TOLERANT] = { 3, gpio_reg_reset_tolerant },
  408. [GPIO_MNOP_DEBOUNCE_1] = { 3, gpio_reg_debounce_1 },
  409. [GPIO_MNOP_DEBOUNCE_2] = { 3, gpio_reg_debounce_2 },
  410. [GPIO_MNOP_COMMAND_SRC_0] = { 3, gpio_reg_cmd_source_0 },
  411. [GPIO_MNOP_COMMAND_SRC_1] = { 3, gpio_reg_cmd_source_1 },
  412. [GPIO_MNOP_DATA_READ] = { 3, gpio_reg_data_read },
  413. [GPIO_MNOP_INPUT_MASK] = { 3, gpio_reg_input_mask },
  414. /* Set QRST */
  415. [GPIO_QRST_DATA_VALUE] = { 4, gpio_reg_data_value },
  416. [GPIO_QRST_DIRECTION] = { 4, gpio_reg_direction },
  417. [GPIO_QRST_INT_ENABLE] = { 4, gpio_reg_int_enable },
  418. [GPIO_QRST_INT_SENS_0] = { 4, gpio_reg_int_sens_0 },
  419. [GPIO_QRST_INT_SENS_1] = { 4, gpio_reg_int_sens_1 },
  420. [GPIO_QRST_INT_SENS_2] = { 4, gpio_reg_int_sens_2 },
  421. [GPIO_QRST_INT_STATUS] = { 4, gpio_reg_int_status },
  422. [GPIO_QRST_RESET_TOLERANT] = { 4, gpio_reg_reset_tolerant },
  423. [GPIO_QRST_DEBOUNCE_1] = { 4, gpio_reg_debounce_1 },
  424. [GPIO_QRST_DEBOUNCE_2] = { 4, gpio_reg_debounce_2 },
  425. [GPIO_QRST_COMMAND_SRC_0] = { 4, gpio_reg_cmd_source_0 },
  426. [GPIO_QRST_COMMAND_SRC_1] = { 4, gpio_reg_cmd_source_1 },
  427. [GPIO_QRST_DATA_READ] = { 4, gpio_reg_data_read },
  428. [GPIO_QRST_INPUT_MASK] = { 4, gpio_reg_input_mask },
  429. /* Set UVWX */
  430. [GPIO_UVWX_DATA_VALUE] = { 5, gpio_reg_data_value },
  431. [GPIO_UVWX_DIRECTION] = { 5, gpio_reg_direction },
  432. [GPIO_UVWX_INT_ENABLE] = { 5, gpio_reg_int_enable },
  433. [GPIO_UVWX_INT_SENS_0] = { 5, gpio_reg_int_sens_0 },
  434. [GPIO_UVWX_INT_SENS_1] = { 5, gpio_reg_int_sens_1 },
  435. [GPIO_UVWX_INT_SENS_2] = { 5, gpio_reg_int_sens_2 },
  436. [GPIO_UVWX_INT_STATUS] = { 5, gpio_reg_int_status },
  437. [GPIO_UVWX_RESET_TOLERANT] = { 5, gpio_reg_reset_tolerant },
  438. [GPIO_UVWX_DEBOUNCE_1] = { 5, gpio_reg_debounce_1 },
  439. [GPIO_UVWX_DEBOUNCE_2] = { 5, gpio_reg_debounce_2 },
  440. [GPIO_UVWX_COMMAND_SRC_0] = { 5, gpio_reg_cmd_source_0 },
  441. [GPIO_UVWX_COMMAND_SRC_1] = { 5, gpio_reg_cmd_source_1 },
  442. [GPIO_UVWX_DATA_READ] = { 5, gpio_reg_data_read },
  443. [GPIO_UVWX_INPUT_MASK] = { 5, gpio_reg_input_mask },
  444. /* Set YZAAAB */
  445. [GPIO_YZAAAB_DATA_VALUE] = { 6, gpio_reg_data_value },
  446. [GPIO_YZAAAB_DIRECTION] = { 6, gpio_reg_direction },
  447. [GPIO_YZAAAB_INT_ENABLE] = { 6, gpio_reg_int_enable },
  448. [GPIO_YZAAAB_INT_SENS_0] = { 6, gpio_reg_int_sens_0 },
  449. [GPIO_YZAAAB_INT_SENS_1] = { 6, gpio_reg_int_sens_1 },
  450. [GPIO_YZAAAB_INT_SENS_2] = { 6, gpio_reg_int_sens_2 },
  451. [GPIO_YZAAAB_INT_STATUS] = { 6, gpio_reg_int_status },
  452. [GPIO_YZAAAB_RESET_TOLERANT] = { 6, gpio_reg_reset_tolerant },
  453. [GPIO_YZAAAB_DEBOUNCE_1] = { 6, gpio_reg_debounce_1 },
  454. [GPIO_YZAAAB_DEBOUNCE_2] = { 6, gpio_reg_debounce_2 },
  455. [GPIO_YZAAAB_COMMAND_SRC_0] = { 6, gpio_reg_cmd_source_0 },
  456. [GPIO_YZAAAB_COMMAND_SRC_1] = { 6, gpio_reg_cmd_source_1 },
  457. [GPIO_YZAAAB_DATA_READ] = { 6, gpio_reg_data_read },
  458. [GPIO_YZAAAB_INPUT_MASK] = { 6, gpio_reg_input_mask },
  459. /* Set AC (ast2500 only) */
  460. [GPIO_AC_DATA_VALUE] = { 7, gpio_reg_data_value },
  461. [GPIO_AC_DIRECTION] = { 7, gpio_reg_direction },
  462. [GPIO_AC_INT_ENABLE] = { 7, gpio_reg_int_enable },
  463. [GPIO_AC_INT_SENS_0] = { 7, gpio_reg_int_sens_0 },
  464. [GPIO_AC_INT_SENS_1] = { 7, gpio_reg_int_sens_1 },
  465. [GPIO_AC_INT_SENS_2] = { 7, gpio_reg_int_sens_2 },
  466. [GPIO_AC_INT_STATUS] = { 7, gpio_reg_int_status },
  467. [GPIO_AC_RESET_TOLERANT] = { 7, gpio_reg_reset_tolerant },
  468. [GPIO_AC_DEBOUNCE_1] = { 7, gpio_reg_debounce_1 },
  469. [GPIO_AC_DEBOUNCE_2] = { 7, gpio_reg_debounce_2 },
  470. [GPIO_AC_COMMAND_SRC_0] = { 7, gpio_reg_cmd_source_0 },
  471. [GPIO_AC_COMMAND_SRC_1] = { 7, gpio_reg_cmd_source_1 },
  472. [GPIO_AC_DATA_READ] = { 7, gpio_reg_data_read },
  473. [GPIO_AC_INPUT_MASK] = { 7, gpio_reg_input_mask },
  474. };
  475. static const AspeedGPIOReg aspeed_1_8v_gpios[GPIO_1_8V_REG_ARRAY_SIZE] = {
  476. /* 1.8V Set ABCD */
  477. [GPIO_1_8V_ABCD_DATA_VALUE] = {0, gpio_reg_data_value},
  478. [GPIO_1_8V_ABCD_DIRECTION] = {0, gpio_reg_direction},
  479. [GPIO_1_8V_ABCD_INT_ENABLE] = {0, gpio_reg_int_enable},
  480. [GPIO_1_8V_ABCD_INT_SENS_0] = {0, gpio_reg_int_sens_0},
  481. [GPIO_1_8V_ABCD_INT_SENS_1] = {0, gpio_reg_int_sens_1},
  482. [GPIO_1_8V_ABCD_INT_SENS_2] = {0, gpio_reg_int_sens_2},
  483. [GPIO_1_8V_ABCD_INT_STATUS] = {0, gpio_reg_int_status},
  484. [GPIO_1_8V_ABCD_RESET_TOLERANT] = {0, gpio_reg_reset_tolerant},
  485. [GPIO_1_8V_ABCD_DEBOUNCE_1] = {0, gpio_reg_debounce_1},
  486. [GPIO_1_8V_ABCD_DEBOUNCE_2] = {0, gpio_reg_debounce_2},
  487. [GPIO_1_8V_ABCD_COMMAND_SRC_0] = {0, gpio_reg_cmd_source_0},
  488. [GPIO_1_8V_ABCD_COMMAND_SRC_1] = {0, gpio_reg_cmd_source_1},
  489. [GPIO_1_8V_ABCD_DATA_READ] = {0, gpio_reg_data_read},
  490. [GPIO_1_8V_ABCD_INPUT_MASK] = {0, gpio_reg_input_mask},
  491. /* 1.8V Set E */
  492. [GPIO_1_8V_E_DATA_VALUE] = {1, gpio_reg_data_value},
  493. [GPIO_1_8V_E_DIRECTION] = {1, gpio_reg_direction},
  494. [GPIO_1_8V_E_INT_ENABLE] = {1, gpio_reg_int_enable},
  495. [GPIO_1_8V_E_INT_SENS_0] = {1, gpio_reg_int_sens_0},
  496. [GPIO_1_8V_E_INT_SENS_1] = {1, gpio_reg_int_sens_1},
  497. [GPIO_1_8V_E_INT_SENS_2] = {1, gpio_reg_int_sens_2},
  498. [GPIO_1_8V_E_INT_STATUS] = {1, gpio_reg_int_status},
  499. [GPIO_1_8V_E_RESET_TOLERANT] = {1, gpio_reg_reset_tolerant},
  500. [GPIO_1_8V_E_DEBOUNCE_1] = {1, gpio_reg_debounce_1},
  501. [GPIO_1_8V_E_DEBOUNCE_2] = {1, gpio_reg_debounce_2},
  502. [GPIO_1_8V_E_COMMAND_SRC_0] = {1, gpio_reg_cmd_source_0},
  503. [GPIO_1_8V_E_COMMAND_SRC_1] = {1, gpio_reg_cmd_source_1},
  504. [GPIO_1_8V_E_DATA_READ] = {1, gpio_reg_data_read},
  505. [GPIO_1_8V_E_INPUT_MASK] = {1, gpio_reg_input_mask},
  506. };
  507. static uint64_t aspeed_gpio_read(void *opaque, hwaddr offset, uint32_t size)
  508. {
  509. AspeedGPIOState *s = ASPEED_GPIO(opaque);
  510. AspeedGPIOClass *agc = ASPEED_GPIO_GET_CLASS(s);
  511. uint64_t idx = -1;
  512. const AspeedGPIOReg *reg;
  513. GPIOSets *set;
  514. idx = offset >> 2;
  515. if (idx >= GPIO_DEBOUNCE_TIME_1 && idx <= GPIO_DEBOUNCE_TIME_3) {
  516. idx -= GPIO_DEBOUNCE_TIME_1;
  517. return (uint64_t) s->debounce_regs[idx];
  518. }
  519. reg = &agc->reg_table[idx];
  520. if (reg->set_idx >= agc->nr_gpio_sets) {
  521. qemu_log_mask(LOG_GUEST_ERROR, "%s: no getter for offset 0x%"
  522. HWADDR_PRIx"\n", __func__, offset);
  523. return 0;
  524. }
  525. set = &s->sets[reg->set_idx];
  526. switch (reg->type) {
  527. case gpio_reg_data_value:
  528. return set->data_value;
  529. case gpio_reg_direction:
  530. return set->direction;
  531. case gpio_reg_int_enable:
  532. return set->int_enable;
  533. case gpio_reg_int_sens_0:
  534. return set->int_sens_0;
  535. case gpio_reg_int_sens_1:
  536. return set->int_sens_1;
  537. case gpio_reg_int_sens_2:
  538. return set->int_sens_2;
  539. case gpio_reg_int_status:
  540. return set->int_status;
  541. case gpio_reg_reset_tolerant:
  542. return set->reset_tol;
  543. case gpio_reg_debounce_1:
  544. return set->debounce_1;
  545. case gpio_reg_debounce_2:
  546. return set->debounce_2;
  547. case gpio_reg_cmd_source_0:
  548. return set->cmd_source_0;
  549. case gpio_reg_cmd_source_1:
  550. return set->cmd_source_1;
  551. case gpio_reg_data_read:
  552. return set->data_read;
  553. case gpio_reg_input_mask:
  554. return set->input_mask;
  555. default:
  556. qemu_log_mask(LOG_GUEST_ERROR, "%s: no getter for offset 0x%"
  557. HWADDR_PRIx"\n", __func__, offset);
  558. return 0;
  559. };
  560. }
  561. static void aspeed_gpio_write(void *opaque, hwaddr offset, uint64_t data,
  562. uint32_t size)
  563. {
  564. AspeedGPIOState *s = ASPEED_GPIO(opaque);
  565. AspeedGPIOClass *agc = ASPEED_GPIO_GET_CLASS(s);
  566. const GPIOSetProperties *props;
  567. uint64_t idx = -1;
  568. const AspeedGPIOReg *reg;
  569. GPIOSets *set;
  570. uint32_t cleared;
  571. idx = offset >> 2;
  572. if (idx >= GPIO_DEBOUNCE_TIME_1 && idx <= GPIO_DEBOUNCE_TIME_3) {
  573. idx -= GPIO_DEBOUNCE_TIME_1;
  574. s->debounce_regs[idx] = (uint32_t) data;
  575. return;
  576. }
  577. reg = &agc->reg_table[idx];
  578. if (reg->set_idx >= agc->nr_gpio_sets) {
  579. qemu_log_mask(LOG_GUEST_ERROR, "%s: no setter for offset 0x%"
  580. HWADDR_PRIx"\n", __func__, offset);
  581. return;
  582. }
  583. set = &s->sets[reg->set_idx];
  584. props = &agc->props[reg->set_idx];
  585. switch (reg->type) {
  586. case gpio_reg_data_value:
  587. data &= props->output;
  588. data = update_value_control_source(set, set->data_value, data);
  589. set->data_read = data;
  590. aspeed_gpio_update(s, set, data);
  591. return;
  592. case gpio_reg_direction:
  593. /*
  594. * where data is the value attempted to be written to the pin:
  595. * pin type | input mask | output mask | expected value
  596. * ------------------------------------------------------------
  597. * bidirectional | 1 | 1 | data
  598. * input only | 1 | 0 | 0
  599. * output only | 0 | 1 | 1
  600. * no pin / gap | 0 | 0 | 0
  601. *
  602. * which is captured by:
  603. * data = ( data | ~input) & output;
  604. */
  605. data = (data | ~props->input) & props->output;
  606. set->direction = update_value_control_source(set, set->direction, data);
  607. break;
  608. case gpio_reg_int_enable:
  609. set->int_enable = update_value_control_source(set, set->int_enable,
  610. data);
  611. break;
  612. case gpio_reg_int_sens_0:
  613. set->int_sens_0 = update_value_control_source(set, set->int_sens_0,
  614. data);
  615. break;
  616. case gpio_reg_int_sens_1:
  617. set->int_sens_1 = update_value_control_source(set, set->int_sens_1,
  618. data);
  619. break;
  620. case gpio_reg_int_sens_2:
  621. set->int_sens_2 = update_value_control_source(set, set->int_sens_2,
  622. data);
  623. break;
  624. case gpio_reg_int_status:
  625. cleared = ctpop32(data & set->int_status);
  626. if (s->pending && cleared) {
  627. assert(s->pending >= cleared);
  628. s->pending -= cleared;
  629. }
  630. set->int_status &= ~data;
  631. break;
  632. case gpio_reg_reset_tolerant:
  633. set->reset_tol = update_value_control_source(set, set->reset_tol,
  634. data);
  635. return;
  636. case gpio_reg_debounce_1:
  637. set->debounce_1 = update_value_control_source(set, set->debounce_1,
  638. data);
  639. return;
  640. case gpio_reg_debounce_2:
  641. set->debounce_2 = update_value_control_source(set, set->debounce_2,
  642. data);
  643. return;
  644. case gpio_reg_cmd_source_0:
  645. set->cmd_source_0 = data & ASPEED_CMD_SRC_MASK;
  646. return;
  647. case gpio_reg_cmd_source_1:
  648. set->cmd_source_1 = data & ASPEED_CMD_SRC_MASK;
  649. return;
  650. case gpio_reg_data_read:
  651. /* Read only register */
  652. return;
  653. case gpio_reg_input_mask:
  654. /*
  655. * feeds into interrupt generation
  656. * 0: read from data value reg will be updated
  657. * 1: read from data value reg will not be updated
  658. */
  659. set->input_mask = data & props->input;
  660. break;
  661. default:
  662. qemu_log_mask(LOG_GUEST_ERROR, "%s: no setter for offset 0x%"
  663. HWADDR_PRIx"\n", __func__, offset);
  664. return;
  665. }
  666. aspeed_gpio_update(s, set, set->data_value);
  667. return;
  668. }
  669. static int get_set_idx(AspeedGPIOState *s, const char *group, int *group_idx)
  670. {
  671. AspeedGPIOClass *agc = ASPEED_GPIO_GET_CLASS(s);
  672. int set_idx, g_idx;
  673. for (set_idx = 0; set_idx < agc->nr_gpio_sets; set_idx++) {
  674. const GPIOSetProperties *set_props = &agc->props[set_idx];
  675. for (g_idx = 0; g_idx < ASPEED_GROUPS_PER_SET; g_idx++) {
  676. if (!strncmp(group, set_props->group_label[g_idx], strlen(group))) {
  677. *group_idx = g_idx;
  678. return set_idx;
  679. }
  680. }
  681. }
  682. return -1;
  683. }
  684. static void aspeed_gpio_get_pin(Object *obj, Visitor *v, const char *name,
  685. void *opaque, Error **errp)
  686. {
  687. int pin = 0xfff;
  688. bool level = true;
  689. char group[4];
  690. AspeedGPIOState *s = ASPEED_GPIO(obj);
  691. int set_idx, group_idx = 0;
  692. if (sscanf(name, "gpio%2[A-Z]%1d", group, &pin) != 2) {
  693. /* 1.8V gpio */
  694. if (sscanf(name, "gpio%3[18A-E]%1d", group, &pin) != 2) {
  695. error_setg(errp, "%s: error reading %s", __func__, name);
  696. return;
  697. }
  698. }
  699. set_idx = get_set_idx(s, group, &group_idx);
  700. if (set_idx == -1) {
  701. error_setg(errp, "%s: invalid group %s", __func__, group);
  702. return;
  703. }
  704. pin = pin + group_idx * GPIOS_PER_GROUP;
  705. level = aspeed_gpio_get_pin_level(s, set_idx, pin);
  706. visit_type_bool(v, name, &level, errp);
  707. }
  708. static void aspeed_gpio_set_pin(Object *obj, Visitor *v, const char *name,
  709. void *opaque, Error **errp)
  710. {
  711. bool level;
  712. int pin = 0xfff;
  713. char group[4];
  714. AspeedGPIOState *s = ASPEED_GPIO(obj);
  715. int set_idx, group_idx = 0;
  716. if (!visit_type_bool(v, name, &level, errp)) {
  717. return;
  718. }
  719. if (sscanf(name, "gpio%2[A-Z]%1d", group, &pin) != 2) {
  720. /* 1.8V gpio */
  721. if (sscanf(name, "gpio%3[18A-E]%1d", group, &pin) != 2) {
  722. error_setg(errp, "%s: error reading %s", __func__, name);
  723. return;
  724. }
  725. }
  726. set_idx = get_set_idx(s, group, &group_idx);
  727. if (set_idx == -1) {
  728. error_setg(errp, "%s: invalid group %s", __func__, group);
  729. return;
  730. }
  731. pin = pin + group_idx * GPIOS_PER_GROUP;
  732. aspeed_gpio_set_pin_level(s, set_idx, pin, level);
  733. }
  734. /****************** Setup functions ******************/
  735. static const GPIOSetProperties ast2400_set_props[] = {
  736. [0] = {0xffffffff, 0xffffffff, {"A", "B", "C", "D"} },
  737. [1] = {0xffffffff, 0xffffffff, {"E", "F", "G", "H"} },
  738. [2] = {0xffffffff, 0xffffffff, {"I", "J", "K", "L"} },
  739. [3] = {0xffffffff, 0xffffffff, {"M", "N", "O", "P"} },
  740. [4] = {0xffffffff, 0xffffffff, {"Q", "R", "S", "T"} },
  741. [5] = {0xffffffff, 0x0000ffff, {"U", "V", "W", "X"} },
  742. [6] = {0x0000000f, 0x0fffff0f, {"Y", "Z", "AA", "AB"} },
  743. };
  744. static const GPIOSetProperties ast2500_set_props[] = {
  745. [0] = {0xffffffff, 0xffffffff, {"A", "B", "C", "D"} },
  746. [1] = {0xffffffff, 0xffffffff, {"E", "F", "G", "H"} },
  747. [2] = {0xffffffff, 0xffffffff, {"I", "J", "K", "L"} },
  748. [3] = {0xffffffff, 0xffffffff, {"M", "N", "O", "P"} },
  749. [4] = {0xffffffff, 0xffffffff, {"Q", "R", "S", "T"} },
  750. [5] = {0xffffffff, 0x0000ffff, {"U", "V", "W", "X"} },
  751. [6] = {0xffffff0f, 0x0fffff0f, {"Y", "Z", "AA", "AB"} },
  752. [7] = {0x000000ff, 0x000000ff, {"AC"} },
  753. };
  754. static GPIOSetProperties ast2600_3_6v_set_props[] = {
  755. [0] = {0xffffffff, 0xffffffff, {"A", "B", "C", "D"} },
  756. [1] = {0xffffffff, 0xffffffff, {"E", "F", "G", "H"} },
  757. [2] = {0xffffffff, 0xffffffff, {"I", "J", "K", "L"} },
  758. [3] = {0xffffffff, 0xffffffff, {"M", "N", "O", "P"} },
  759. [4] = {0xffffffff, 0xffffffff, {"Q", "R", "S", "T"} },
  760. [5] = {0xffffffff, 0x0000ffff, {"U", "V", "W", "X"} },
  761. [6] = {0xffff0000, 0x0fff0000, {"Y", "Z", "", ""} },
  762. };
  763. static GPIOSetProperties ast2600_1_8v_set_props[] = {
  764. [0] = {0xffffffff, 0xffffffff, {"18A", "18B", "18C", "18D"} },
  765. [1] = {0x0000000f, 0x0000000f, {"18E"} },
  766. };
  767. static const MemoryRegionOps aspeed_gpio_ops = {
  768. .read = aspeed_gpio_read,
  769. .write = aspeed_gpio_write,
  770. .endianness = DEVICE_LITTLE_ENDIAN,
  771. .valid.min_access_size = 4,
  772. .valid.max_access_size = 4,
  773. };
  774. static void aspeed_gpio_reset(DeviceState *dev)
  775. {
  776. AspeedGPIOState *s = ASPEED_GPIO(dev);
  777. /* TODO: respect the reset tolerance registers */
  778. memset(s->sets, 0, sizeof(s->sets));
  779. }
  780. static void aspeed_gpio_realize(DeviceState *dev, Error **errp)
  781. {
  782. AspeedGPIOState *s = ASPEED_GPIO(dev);
  783. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  784. AspeedGPIOClass *agc = ASPEED_GPIO_GET_CLASS(s);
  785. int pin;
  786. /* Interrupt parent line */
  787. sysbus_init_irq(sbd, &s->irq);
  788. /* Individual GPIOs */
  789. for (pin = 0; pin < agc->nr_gpio_pins; pin++) {
  790. sysbus_init_irq(sbd, &s->gpios[pin]);
  791. }
  792. memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_gpio_ops, s,
  793. TYPE_ASPEED_GPIO, GPIO_MAX_MEM_SIZE);
  794. sysbus_init_mmio(sbd, &s->iomem);
  795. }
  796. static void aspeed_gpio_init(Object *obj)
  797. {
  798. AspeedGPIOState *s = ASPEED_GPIO(obj);
  799. AspeedGPIOClass *agc = ASPEED_GPIO_GET_CLASS(s);
  800. int pin;
  801. for (pin = 0; pin < agc->nr_gpio_pins; pin++) {
  802. char *name;
  803. int set_idx = pin / GPIOS_PER_SET;
  804. int pin_idx = aspeed_adjust_pin(s, pin) - (set_idx * GPIOS_PER_SET);
  805. int group_idx = pin_idx >> GPIO_GROUP_SHIFT;
  806. const GPIOSetProperties *props = &agc->props[set_idx];
  807. name = g_strdup_printf("gpio%s%d", props->group_label[group_idx],
  808. pin_idx % GPIOS_PER_GROUP);
  809. object_property_add(obj, name, "bool", aspeed_gpio_get_pin,
  810. aspeed_gpio_set_pin, NULL, NULL);
  811. g_free(name);
  812. }
  813. }
  814. static const VMStateDescription vmstate_gpio_regs = {
  815. .name = TYPE_ASPEED_GPIO"/regs",
  816. .version_id = 1,
  817. .minimum_version_id = 1,
  818. .fields = (VMStateField[]) {
  819. VMSTATE_UINT32(data_value, GPIOSets),
  820. VMSTATE_UINT32(data_read, GPIOSets),
  821. VMSTATE_UINT32(direction, GPIOSets),
  822. VMSTATE_UINT32(int_enable, GPIOSets),
  823. VMSTATE_UINT32(int_sens_0, GPIOSets),
  824. VMSTATE_UINT32(int_sens_1, GPIOSets),
  825. VMSTATE_UINT32(int_sens_2, GPIOSets),
  826. VMSTATE_UINT32(int_status, GPIOSets),
  827. VMSTATE_UINT32(reset_tol, GPIOSets),
  828. VMSTATE_UINT32(cmd_source_0, GPIOSets),
  829. VMSTATE_UINT32(cmd_source_1, GPIOSets),
  830. VMSTATE_UINT32(debounce_1, GPIOSets),
  831. VMSTATE_UINT32(debounce_2, GPIOSets),
  832. VMSTATE_UINT32(input_mask, GPIOSets),
  833. VMSTATE_END_OF_LIST(),
  834. }
  835. };
  836. static const VMStateDescription vmstate_aspeed_gpio = {
  837. .name = TYPE_ASPEED_GPIO,
  838. .version_id = 1,
  839. .minimum_version_id = 1,
  840. .fields = (VMStateField[]) {
  841. VMSTATE_STRUCT_ARRAY(sets, AspeedGPIOState, ASPEED_GPIO_MAX_NR_SETS,
  842. 1, vmstate_gpio_regs, GPIOSets),
  843. VMSTATE_UINT32_ARRAY(debounce_regs, AspeedGPIOState,
  844. ASPEED_GPIO_NR_DEBOUNCE_REGS),
  845. VMSTATE_END_OF_LIST(),
  846. }
  847. };
  848. static void aspeed_gpio_class_init(ObjectClass *klass, void *data)
  849. {
  850. DeviceClass *dc = DEVICE_CLASS(klass);
  851. dc->realize = aspeed_gpio_realize;
  852. dc->reset = aspeed_gpio_reset;
  853. dc->desc = "Aspeed GPIO Controller";
  854. dc->vmsd = &vmstate_aspeed_gpio;
  855. }
  856. static void aspeed_gpio_ast2400_class_init(ObjectClass *klass, void *data)
  857. {
  858. AspeedGPIOClass *agc = ASPEED_GPIO_CLASS(klass);
  859. agc->props = ast2400_set_props;
  860. agc->nr_gpio_pins = 216;
  861. agc->nr_gpio_sets = 7;
  862. agc->gap = 196;
  863. agc->reg_table = aspeed_3_6v_gpios;
  864. }
  865. static void aspeed_gpio_2500_class_init(ObjectClass *klass, void *data)
  866. {
  867. AspeedGPIOClass *agc = ASPEED_GPIO_CLASS(klass);
  868. agc->props = ast2500_set_props;
  869. agc->nr_gpio_pins = 228;
  870. agc->nr_gpio_sets = 8;
  871. agc->gap = 220;
  872. agc->reg_table = aspeed_3_6v_gpios;
  873. }
  874. static void aspeed_gpio_ast2600_3_6v_class_init(ObjectClass *klass, void *data)
  875. {
  876. AspeedGPIOClass *agc = ASPEED_GPIO_CLASS(klass);
  877. agc->props = ast2600_3_6v_set_props;
  878. agc->nr_gpio_pins = 208;
  879. agc->nr_gpio_sets = 7;
  880. agc->reg_table = aspeed_3_6v_gpios;
  881. }
  882. static void aspeed_gpio_ast2600_1_8v_class_init(ObjectClass *klass, void *data)
  883. {
  884. AspeedGPIOClass *agc = ASPEED_GPIO_CLASS(klass);
  885. agc->props = ast2600_1_8v_set_props;
  886. agc->nr_gpio_pins = 36;
  887. agc->nr_gpio_sets = 2;
  888. agc->reg_table = aspeed_1_8v_gpios;
  889. }
  890. static const TypeInfo aspeed_gpio_info = {
  891. .name = TYPE_ASPEED_GPIO,
  892. .parent = TYPE_SYS_BUS_DEVICE,
  893. .instance_size = sizeof(AspeedGPIOState),
  894. .class_size = sizeof(AspeedGPIOClass),
  895. .class_init = aspeed_gpio_class_init,
  896. .abstract = true,
  897. };
  898. static const TypeInfo aspeed_gpio_ast2400_info = {
  899. .name = TYPE_ASPEED_GPIO "-ast2400",
  900. .parent = TYPE_ASPEED_GPIO,
  901. .class_init = aspeed_gpio_ast2400_class_init,
  902. .instance_init = aspeed_gpio_init,
  903. };
  904. static const TypeInfo aspeed_gpio_ast2500_info = {
  905. .name = TYPE_ASPEED_GPIO "-ast2500",
  906. .parent = TYPE_ASPEED_GPIO,
  907. .class_init = aspeed_gpio_2500_class_init,
  908. .instance_init = aspeed_gpio_init,
  909. };
  910. static const TypeInfo aspeed_gpio_ast2600_3_6v_info = {
  911. .name = TYPE_ASPEED_GPIO "-ast2600",
  912. .parent = TYPE_ASPEED_GPIO,
  913. .class_init = aspeed_gpio_ast2600_3_6v_class_init,
  914. .instance_init = aspeed_gpio_init,
  915. };
  916. static const TypeInfo aspeed_gpio_ast2600_1_8v_info = {
  917. .name = TYPE_ASPEED_GPIO "-ast2600-1_8v",
  918. .parent = TYPE_ASPEED_GPIO,
  919. .class_init = aspeed_gpio_ast2600_1_8v_class_init,
  920. .instance_init = aspeed_gpio_init,
  921. };
  922. static void aspeed_gpio_register_types(void)
  923. {
  924. type_register_static(&aspeed_gpio_info);
  925. type_register_static(&aspeed_gpio_ast2400_info);
  926. type_register_static(&aspeed_gpio_ast2500_info);
  927. type_register_static(&aspeed_gpio_ast2600_3_6v_info);
  928. type_register_static(&aspeed_gpio_ast2600_1_8v_info);
  929. }
  930. type_init(aspeed_gpio_register_types);