sm501.c 68 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122
  1. /*
  2. * QEMU SM501 Device
  3. *
  4. * Copyright (c) 2008 Shin-ichiro KAWASAKI
  5. * Copyright (c) 2016-2020 BALATON Zoltan
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. */
  25. #include "qemu/osdep.h"
  26. #include "qemu/units.h"
  27. #include "qapi/error.h"
  28. #include "qemu/log.h"
  29. #include "qemu/module.h"
  30. #include "hw/char/serial.h"
  31. #include "ui/console.h"
  32. #include "hw/sysbus.h"
  33. #include "migration/vmstate.h"
  34. #include "hw/pci/pci.h"
  35. #include "hw/qdev-properties.h"
  36. #include "hw/i2c/i2c.h"
  37. #include "hw/display/i2c-ddc.h"
  38. #include "qemu/range.h"
  39. #include "ui/pixel_ops.h"
  40. #include "qemu/bswap.h"
  41. #include "trace.h"
  42. #define MMIO_BASE_OFFSET 0x3e00000
  43. #define MMIO_SIZE 0x200000
  44. #define DC_PALETTE_ENTRIES (0x400 * 3)
  45. /* SM501 register definitions taken from "linux/include/linux/sm501-regs.h" */
  46. /* System Configuration area */
  47. /* System config base */
  48. #define SM501_SYS_CONFIG (0x000000)
  49. /* config 1 */
  50. #define SM501_SYSTEM_CONTROL (0x000000)
  51. #define SM501_SYSCTRL_PANEL_TRISTATE (1 << 0)
  52. #define SM501_SYSCTRL_MEM_TRISTATE (1 << 1)
  53. #define SM501_SYSCTRL_CRT_TRISTATE (1 << 2)
  54. #define SM501_SYSCTRL_PCI_SLAVE_BURST_MASK (3 << 4)
  55. #define SM501_SYSCTRL_PCI_SLAVE_BURST_1 (0 << 4)
  56. #define SM501_SYSCTRL_PCI_SLAVE_BURST_2 (1 << 4)
  57. #define SM501_SYSCTRL_PCI_SLAVE_BURST_4 (2 << 4)
  58. #define SM501_SYSCTRL_PCI_SLAVE_BURST_8 (3 << 4)
  59. #define SM501_SYSCTRL_PCI_CLOCK_RUN_EN (1 << 6)
  60. #define SM501_SYSCTRL_PCI_RETRY_DISABLE (1 << 7)
  61. #define SM501_SYSCTRL_PCI_SUBSYS_LOCK (1 << 11)
  62. #define SM501_SYSCTRL_PCI_BURST_READ_EN (1 << 15)
  63. /* miscellaneous control */
  64. #define SM501_MISC_CONTROL (0x000004)
  65. #define SM501_MISC_BUS_SH (0x0)
  66. #define SM501_MISC_BUS_PCI (0x1)
  67. #define SM501_MISC_BUS_XSCALE (0x2)
  68. #define SM501_MISC_BUS_NEC (0x6)
  69. #define SM501_MISC_BUS_MASK (0x7)
  70. #define SM501_MISC_VR_62MB (1 << 3)
  71. #define SM501_MISC_CDR_RESET (1 << 7)
  72. #define SM501_MISC_USB_LB (1 << 8)
  73. #define SM501_MISC_USB_SLAVE (1 << 9)
  74. #define SM501_MISC_BL_1 (1 << 10)
  75. #define SM501_MISC_MC (1 << 11)
  76. #define SM501_MISC_DAC_POWER (1 << 12)
  77. #define SM501_MISC_IRQ_INVERT (1 << 16)
  78. #define SM501_MISC_SH (1 << 17)
  79. #define SM501_MISC_HOLD_EMPTY (0 << 18)
  80. #define SM501_MISC_HOLD_8 (1 << 18)
  81. #define SM501_MISC_HOLD_16 (2 << 18)
  82. #define SM501_MISC_HOLD_24 (3 << 18)
  83. #define SM501_MISC_HOLD_32 (4 << 18)
  84. #define SM501_MISC_HOLD_MASK (7 << 18)
  85. #define SM501_MISC_FREQ_12 (1 << 24)
  86. #define SM501_MISC_PNL_24BIT (1 << 25)
  87. #define SM501_MISC_8051_LE (1 << 26)
  88. #define SM501_GPIO31_0_CONTROL (0x000008)
  89. #define SM501_GPIO63_32_CONTROL (0x00000C)
  90. #define SM501_DRAM_CONTROL (0x000010)
  91. /* command list */
  92. #define SM501_ARBTRTN_CONTROL (0x000014)
  93. /* command list */
  94. #define SM501_COMMAND_LIST_STATUS (0x000024)
  95. /* interrupt debug */
  96. #define SM501_RAW_IRQ_STATUS (0x000028)
  97. #define SM501_RAW_IRQ_CLEAR (0x000028)
  98. #define SM501_IRQ_STATUS (0x00002C)
  99. #define SM501_IRQ_MASK (0x000030)
  100. #define SM501_DEBUG_CONTROL (0x000034)
  101. /* power management */
  102. #define SM501_POWERMODE_P2X_SRC (1 << 29)
  103. #define SM501_POWERMODE_V2X_SRC (1 << 20)
  104. #define SM501_POWERMODE_M_SRC (1 << 12)
  105. #define SM501_POWERMODE_M1_SRC (1 << 4)
  106. #define SM501_CURRENT_GATE (0x000038)
  107. #define SM501_CURRENT_CLOCK (0x00003C)
  108. #define SM501_POWER_MODE_0_GATE (0x000040)
  109. #define SM501_POWER_MODE_0_CLOCK (0x000044)
  110. #define SM501_POWER_MODE_1_GATE (0x000048)
  111. #define SM501_POWER_MODE_1_CLOCK (0x00004C)
  112. #define SM501_SLEEP_MODE_GATE (0x000050)
  113. #define SM501_POWER_MODE_CONTROL (0x000054)
  114. /* power gates for units within the 501 */
  115. #define SM501_GATE_HOST (0)
  116. #define SM501_GATE_MEMORY (1)
  117. #define SM501_GATE_DISPLAY (2)
  118. #define SM501_GATE_2D_ENGINE (3)
  119. #define SM501_GATE_CSC (4)
  120. #define SM501_GATE_ZVPORT (5)
  121. #define SM501_GATE_GPIO (6)
  122. #define SM501_GATE_UART0 (7)
  123. #define SM501_GATE_UART1 (8)
  124. #define SM501_GATE_SSP (10)
  125. #define SM501_GATE_USB_HOST (11)
  126. #define SM501_GATE_USB_GADGET (12)
  127. #define SM501_GATE_UCONTROLLER (17)
  128. #define SM501_GATE_AC97 (18)
  129. /* panel clock */
  130. #define SM501_CLOCK_P2XCLK (24)
  131. /* crt clock */
  132. #define SM501_CLOCK_V2XCLK (16)
  133. /* main clock */
  134. #define SM501_CLOCK_MCLK (8)
  135. /* SDRAM controller clock */
  136. #define SM501_CLOCK_M1XCLK (0)
  137. /* config 2 */
  138. #define SM501_PCI_MASTER_BASE (0x000058)
  139. #define SM501_ENDIAN_CONTROL (0x00005C)
  140. #define SM501_DEVICEID (0x000060)
  141. /* 0x050100A0 */
  142. #define SM501_DEVICEID_SM501 (0x05010000)
  143. #define SM501_DEVICEID_IDMASK (0xffff0000)
  144. #define SM501_DEVICEID_REVMASK (0x000000ff)
  145. #define SM501_PLLCLOCK_COUNT (0x000064)
  146. #define SM501_MISC_TIMING (0x000068)
  147. #define SM501_CURRENT_SDRAM_CLOCK (0x00006C)
  148. #define SM501_PROGRAMMABLE_PLL_CONTROL (0x000074)
  149. /* GPIO base */
  150. #define SM501_GPIO (0x010000)
  151. #define SM501_GPIO_DATA_LOW (0x00)
  152. #define SM501_GPIO_DATA_HIGH (0x04)
  153. #define SM501_GPIO_DDR_LOW (0x08)
  154. #define SM501_GPIO_DDR_HIGH (0x0C)
  155. #define SM501_GPIO_IRQ_SETUP (0x10)
  156. #define SM501_GPIO_IRQ_STATUS (0x14)
  157. #define SM501_GPIO_IRQ_RESET (0x14)
  158. /* I2C controller base */
  159. #define SM501_I2C (0x010040)
  160. #define SM501_I2C_BYTE_COUNT (0x00)
  161. #define SM501_I2C_CONTROL (0x01)
  162. #define SM501_I2C_STATUS (0x02)
  163. #define SM501_I2C_RESET (0x02)
  164. #define SM501_I2C_SLAVE_ADDRESS (0x03)
  165. #define SM501_I2C_DATA (0x04)
  166. #define SM501_I2C_CONTROL_START (1 << 2)
  167. #define SM501_I2C_CONTROL_ENABLE (1 << 0)
  168. #define SM501_I2C_STATUS_COMPLETE (1 << 3)
  169. #define SM501_I2C_STATUS_ERROR (1 << 2)
  170. #define SM501_I2C_RESET_ERROR (1 << 2)
  171. /* SSP base */
  172. #define SM501_SSP (0x020000)
  173. /* Uart 0 base */
  174. #define SM501_UART0 (0x030000)
  175. /* Uart 1 base */
  176. #define SM501_UART1 (0x030020)
  177. /* USB host port base */
  178. #define SM501_USB_HOST (0x040000)
  179. /* USB slave/gadget base */
  180. #define SM501_USB_GADGET (0x060000)
  181. /* USB slave/gadget data port base */
  182. #define SM501_USB_GADGET_DATA (0x070000)
  183. /* Display controller/video engine base */
  184. #define SM501_DC (0x080000)
  185. /* common defines for the SM501 address registers */
  186. #define SM501_ADDR_FLIP (1 << 31)
  187. #define SM501_ADDR_EXT (1 << 27)
  188. #define SM501_ADDR_CS1 (1 << 26)
  189. #define SM501_ADDR_MASK (0x3f << 26)
  190. #define SM501_FIFO_MASK (0x3 << 16)
  191. #define SM501_FIFO_1 (0x0 << 16)
  192. #define SM501_FIFO_3 (0x1 << 16)
  193. #define SM501_FIFO_7 (0x2 << 16)
  194. #define SM501_FIFO_11 (0x3 << 16)
  195. /* common registers for panel and the crt */
  196. #define SM501_OFF_DC_H_TOT (0x000)
  197. #define SM501_OFF_DC_V_TOT (0x008)
  198. #define SM501_OFF_DC_H_SYNC (0x004)
  199. #define SM501_OFF_DC_V_SYNC (0x00C)
  200. #define SM501_DC_PANEL_CONTROL (0x000)
  201. #define SM501_DC_PANEL_CONTROL_FPEN (1 << 27)
  202. #define SM501_DC_PANEL_CONTROL_BIAS (1 << 26)
  203. #define SM501_DC_PANEL_CONTROL_DATA (1 << 25)
  204. #define SM501_DC_PANEL_CONTROL_VDD (1 << 24)
  205. #define SM501_DC_PANEL_CONTROL_DP (1 << 23)
  206. #define SM501_DC_PANEL_CONTROL_TFT_888 (0 << 21)
  207. #define SM501_DC_PANEL_CONTROL_TFT_333 (1 << 21)
  208. #define SM501_DC_PANEL_CONTROL_TFT_444 (2 << 21)
  209. #define SM501_DC_PANEL_CONTROL_DE (1 << 20)
  210. #define SM501_DC_PANEL_CONTROL_LCD_TFT (0 << 18)
  211. #define SM501_DC_PANEL_CONTROL_LCD_STN8 (1 << 18)
  212. #define SM501_DC_PANEL_CONTROL_LCD_STN12 (2 << 18)
  213. #define SM501_DC_PANEL_CONTROL_CP (1 << 14)
  214. #define SM501_DC_PANEL_CONTROL_VSP (1 << 13)
  215. #define SM501_DC_PANEL_CONTROL_HSP (1 << 12)
  216. #define SM501_DC_PANEL_CONTROL_CK (1 << 9)
  217. #define SM501_DC_PANEL_CONTROL_TE (1 << 8)
  218. #define SM501_DC_PANEL_CONTROL_VPD (1 << 7)
  219. #define SM501_DC_PANEL_CONTROL_VP (1 << 6)
  220. #define SM501_DC_PANEL_CONTROL_HPD (1 << 5)
  221. #define SM501_DC_PANEL_CONTROL_HP (1 << 4)
  222. #define SM501_DC_PANEL_CONTROL_GAMMA (1 << 3)
  223. #define SM501_DC_PANEL_CONTROL_EN (1 << 2)
  224. #define SM501_DC_PANEL_CONTROL_8BPP (0 << 0)
  225. #define SM501_DC_PANEL_CONTROL_16BPP (1 << 0)
  226. #define SM501_DC_PANEL_CONTROL_32BPP (2 << 0)
  227. #define SM501_DC_PANEL_PANNING_CONTROL (0x004)
  228. #define SM501_DC_PANEL_COLOR_KEY (0x008)
  229. #define SM501_DC_PANEL_FB_ADDR (0x00C)
  230. #define SM501_DC_PANEL_FB_OFFSET (0x010)
  231. #define SM501_DC_PANEL_FB_WIDTH (0x014)
  232. #define SM501_DC_PANEL_FB_HEIGHT (0x018)
  233. #define SM501_DC_PANEL_TL_LOC (0x01C)
  234. #define SM501_DC_PANEL_BR_LOC (0x020)
  235. #define SM501_DC_PANEL_H_TOT (0x024)
  236. #define SM501_DC_PANEL_H_SYNC (0x028)
  237. #define SM501_DC_PANEL_V_TOT (0x02C)
  238. #define SM501_DC_PANEL_V_SYNC (0x030)
  239. #define SM501_DC_PANEL_CUR_LINE (0x034)
  240. #define SM501_DC_VIDEO_CONTROL (0x040)
  241. #define SM501_DC_VIDEO_FB0_ADDR (0x044)
  242. #define SM501_DC_VIDEO_FB_WIDTH (0x048)
  243. #define SM501_DC_VIDEO_FB0_LAST_ADDR (0x04C)
  244. #define SM501_DC_VIDEO_TL_LOC (0x050)
  245. #define SM501_DC_VIDEO_BR_LOC (0x054)
  246. #define SM501_DC_VIDEO_SCALE (0x058)
  247. #define SM501_DC_VIDEO_INIT_SCALE (0x05C)
  248. #define SM501_DC_VIDEO_YUV_CONSTANTS (0x060)
  249. #define SM501_DC_VIDEO_FB1_ADDR (0x064)
  250. #define SM501_DC_VIDEO_FB1_LAST_ADDR (0x068)
  251. #define SM501_DC_VIDEO_ALPHA_CONTROL (0x080)
  252. #define SM501_DC_VIDEO_ALPHA_FB_ADDR (0x084)
  253. #define SM501_DC_VIDEO_ALPHA_FB_OFFSET (0x088)
  254. #define SM501_DC_VIDEO_ALPHA_FB_LAST_ADDR (0x08C)
  255. #define SM501_DC_VIDEO_ALPHA_TL_LOC (0x090)
  256. #define SM501_DC_VIDEO_ALPHA_BR_LOC (0x094)
  257. #define SM501_DC_VIDEO_ALPHA_SCALE (0x098)
  258. #define SM501_DC_VIDEO_ALPHA_INIT_SCALE (0x09C)
  259. #define SM501_DC_VIDEO_ALPHA_CHROMA_KEY (0x0A0)
  260. #define SM501_DC_VIDEO_ALPHA_COLOR_LOOKUP (0x0A4)
  261. #define SM501_DC_PANEL_HWC_BASE (0x0F0)
  262. #define SM501_DC_PANEL_HWC_ADDR (0x0F0)
  263. #define SM501_DC_PANEL_HWC_LOC (0x0F4)
  264. #define SM501_DC_PANEL_HWC_COLOR_1_2 (0x0F8)
  265. #define SM501_DC_PANEL_HWC_COLOR_3 (0x0FC)
  266. #define SM501_HWC_EN (1 << 31)
  267. #define SM501_OFF_HWC_ADDR (0x00)
  268. #define SM501_OFF_HWC_LOC (0x04)
  269. #define SM501_OFF_HWC_COLOR_1_2 (0x08)
  270. #define SM501_OFF_HWC_COLOR_3 (0x0C)
  271. #define SM501_DC_ALPHA_CONTROL (0x100)
  272. #define SM501_DC_ALPHA_FB_ADDR (0x104)
  273. #define SM501_DC_ALPHA_FB_OFFSET (0x108)
  274. #define SM501_DC_ALPHA_TL_LOC (0x10C)
  275. #define SM501_DC_ALPHA_BR_LOC (0x110)
  276. #define SM501_DC_ALPHA_CHROMA_KEY (0x114)
  277. #define SM501_DC_ALPHA_COLOR_LOOKUP (0x118)
  278. #define SM501_DC_CRT_CONTROL (0x200)
  279. #define SM501_DC_CRT_CONTROL_TVP (1 << 15)
  280. #define SM501_DC_CRT_CONTROL_CP (1 << 14)
  281. #define SM501_DC_CRT_CONTROL_VSP (1 << 13)
  282. #define SM501_DC_CRT_CONTROL_HSP (1 << 12)
  283. #define SM501_DC_CRT_CONTROL_VS (1 << 11)
  284. #define SM501_DC_CRT_CONTROL_BLANK (1 << 10)
  285. #define SM501_DC_CRT_CONTROL_SEL (1 << 9)
  286. #define SM501_DC_CRT_CONTROL_TE (1 << 8)
  287. #define SM501_DC_CRT_CONTROL_PIXEL_MASK (0xF << 4)
  288. #define SM501_DC_CRT_CONTROL_GAMMA (1 << 3)
  289. #define SM501_DC_CRT_CONTROL_ENABLE (1 << 2)
  290. #define SM501_DC_CRT_CONTROL_8BPP (0 << 0)
  291. #define SM501_DC_CRT_CONTROL_16BPP (1 << 0)
  292. #define SM501_DC_CRT_CONTROL_32BPP (2 << 0)
  293. #define SM501_DC_CRT_FB_ADDR (0x204)
  294. #define SM501_DC_CRT_FB_OFFSET (0x208)
  295. #define SM501_DC_CRT_H_TOT (0x20C)
  296. #define SM501_DC_CRT_H_SYNC (0x210)
  297. #define SM501_DC_CRT_V_TOT (0x214)
  298. #define SM501_DC_CRT_V_SYNC (0x218)
  299. #define SM501_DC_CRT_SIGNATURE_ANALYZER (0x21C)
  300. #define SM501_DC_CRT_CUR_LINE (0x220)
  301. #define SM501_DC_CRT_MONITOR_DETECT (0x224)
  302. #define SM501_DC_CRT_HWC_BASE (0x230)
  303. #define SM501_DC_CRT_HWC_ADDR (0x230)
  304. #define SM501_DC_CRT_HWC_LOC (0x234)
  305. #define SM501_DC_CRT_HWC_COLOR_1_2 (0x238)
  306. #define SM501_DC_CRT_HWC_COLOR_3 (0x23C)
  307. #define SM501_DC_PANEL_PALETTE (0x400)
  308. #define SM501_DC_VIDEO_PALETTE (0x800)
  309. #define SM501_DC_CRT_PALETTE (0xC00)
  310. /* Zoom Video port base */
  311. #define SM501_ZVPORT (0x090000)
  312. /* AC97/I2S base */
  313. #define SM501_AC97 (0x0A0000)
  314. /* 8051 micro controller base */
  315. #define SM501_UCONTROLLER (0x0B0000)
  316. /* 8051 micro controller SRAM base */
  317. #define SM501_UCONTROLLER_SRAM (0x0C0000)
  318. /* DMA base */
  319. #define SM501_DMA (0x0D0000)
  320. /* 2d engine base */
  321. #define SM501_2D_ENGINE (0x100000)
  322. #define SM501_2D_SOURCE (0x00)
  323. #define SM501_2D_DESTINATION (0x04)
  324. #define SM501_2D_DIMENSION (0x08)
  325. #define SM501_2D_CONTROL (0x0C)
  326. #define SM501_2D_PITCH (0x10)
  327. #define SM501_2D_FOREGROUND (0x14)
  328. #define SM501_2D_BACKGROUND (0x18)
  329. #define SM501_2D_STRETCH (0x1C)
  330. #define SM501_2D_COLOR_COMPARE (0x20)
  331. #define SM501_2D_COLOR_COMPARE_MASK (0x24)
  332. #define SM501_2D_MASK (0x28)
  333. #define SM501_2D_CLIP_TL (0x2C)
  334. #define SM501_2D_CLIP_BR (0x30)
  335. #define SM501_2D_MONO_PATTERN_LOW (0x34)
  336. #define SM501_2D_MONO_PATTERN_HIGH (0x38)
  337. #define SM501_2D_WINDOW_WIDTH (0x3C)
  338. #define SM501_2D_SOURCE_BASE (0x40)
  339. #define SM501_2D_DESTINATION_BASE (0x44)
  340. #define SM501_2D_ALPHA (0x48)
  341. #define SM501_2D_WRAP (0x4C)
  342. #define SM501_2D_STATUS (0x50)
  343. #define SM501_CSC_Y_SOURCE_BASE (0xC8)
  344. #define SM501_CSC_CONSTANTS (0xCC)
  345. #define SM501_CSC_Y_SOURCE_X (0xD0)
  346. #define SM501_CSC_Y_SOURCE_Y (0xD4)
  347. #define SM501_CSC_U_SOURCE_BASE (0xD8)
  348. #define SM501_CSC_V_SOURCE_BASE (0xDC)
  349. #define SM501_CSC_SOURCE_DIMENSION (0xE0)
  350. #define SM501_CSC_SOURCE_PITCH (0xE4)
  351. #define SM501_CSC_DESTINATION (0xE8)
  352. #define SM501_CSC_DESTINATION_DIMENSION (0xEC)
  353. #define SM501_CSC_DESTINATION_PITCH (0xF0)
  354. #define SM501_CSC_SCALE_FACTOR (0xF4)
  355. #define SM501_CSC_DESTINATION_BASE (0xF8)
  356. #define SM501_CSC_CONTROL (0xFC)
  357. /* 2d engine data port base */
  358. #define SM501_2D_ENGINE_DATA (0x110000)
  359. /* end of register definitions */
  360. #define SM501_HWC_WIDTH (64)
  361. #define SM501_HWC_HEIGHT (64)
  362. /* SM501 local memory size taken from "linux/drivers/mfd/sm501.c" */
  363. static const uint32_t sm501_mem_local_size[] = {
  364. [0] = 4 * MiB,
  365. [1] = 8 * MiB,
  366. [2] = 16 * MiB,
  367. [3] = 32 * MiB,
  368. [4] = 64 * MiB,
  369. [5] = 2 * MiB,
  370. };
  371. #define get_local_mem_size(s) sm501_mem_local_size[(s)->local_mem_size_index]
  372. typedef struct SM501State {
  373. /* graphic console status */
  374. QemuConsole *con;
  375. /* status & internal resources */
  376. uint32_t local_mem_size_index;
  377. uint8_t *local_mem;
  378. MemoryRegion local_mem_region;
  379. MemoryRegion mmio_region;
  380. MemoryRegion system_config_region;
  381. MemoryRegion i2c_region;
  382. MemoryRegion disp_ctrl_region;
  383. MemoryRegion twoD_engine_region;
  384. uint32_t last_width;
  385. uint32_t last_height;
  386. bool do_full_update; /* perform a full update next time */
  387. I2CBus *i2c_bus;
  388. /* mmio registers */
  389. uint32_t system_control;
  390. uint32_t misc_control;
  391. uint32_t gpio_31_0_control;
  392. uint32_t gpio_63_32_control;
  393. uint32_t dram_control;
  394. uint32_t arbitration_control;
  395. uint32_t irq_mask;
  396. uint32_t misc_timing;
  397. uint32_t power_mode_control;
  398. uint8_t i2c_byte_count;
  399. uint8_t i2c_status;
  400. uint8_t i2c_addr;
  401. uint8_t i2c_data[16];
  402. uint32_t uart0_ier;
  403. uint32_t uart0_lcr;
  404. uint32_t uart0_mcr;
  405. uint32_t uart0_scr;
  406. uint8_t dc_palette[DC_PALETTE_ENTRIES];
  407. uint32_t dc_panel_control;
  408. uint32_t dc_panel_panning_control;
  409. uint32_t dc_panel_fb_addr;
  410. uint32_t dc_panel_fb_offset;
  411. uint32_t dc_panel_fb_width;
  412. uint32_t dc_panel_fb_height;
  413. uint32_t dc_panel_tl_location;
  414. uint32_t dc_panel_br_location;
  415. uint32_t dc_panel_h_total;
  416. uint32_t dc_panel_h_sync;
  417. uint32_t dc_panel_v_total;
  418. uint32_t dc_panel_v_sync;
  419. uint32_t dc_panel_hwc_addr;
  420. uint32_t dc_panel_hwc_location;
  421. uint32_t dc_panel_hwc_color_1_2;
  422. uint32_t dc_panel_hwc_color_3;
  423. uint32_t dc_video_control;
  424. uint32_t dc_crt_control;
  425. uint32_t dc_crt_fb_addr;
  426. uint32_t dc_crt_fb_offset;
  427. uint32_t dc_crt_h_total;
  428. uint32_t dc_crt_h_sync;
  429. uint32_t dc_crt_v_total;
  430. uint32_t dc_crt_v_sync;
  431. uint32_t dc_crt_hwc_addr;
  432. uint32_t dc_crt_hwc_location;
  433. uint32_t dc_crt_hwc_color_1_2;
  434. uint32_t dc_crt_hwc_color_3;
  435. uint32_t twoD_source;
  436. uint32_t twoD_destination;
  437. uint32_t twoD_dimension;
  438. uint32_t twoD_control;
  439. uint32_t twoD_pitch;
  440. uint32_t twoD_foreground;
  441. uint32_t twoD_background;
  442. uint32_t twoD_stretch;
  443. uint32_t twoD_color_compare;
  444. uint32_t twoD_color_compare_mask;
  445. uint32_t twoD_mask;
  446. uint32_t twoD_clip_tl;
  447. uint32_t twoD_clip_br;
  448. uint32_t twoD_mono_pattern_low;
  449. uint32_t twoD_mono_pattern_high;
  450. uint32_t twoD_window_width;
  451. uint32_t twoD_source_base;
  452. uint32_t twoD_destination_base;
  453. uint32_t twoD_alpha;
  454. uint32_t twoD_wrap;
  455. } SM501State;
  456. static uint32_t get_local_mem_size_index(uint32_t size)
  457. {
  458. uint32_t norm_size = 0;
  459. int i, index = 0;
  460. for (i = 0; i < ARRAY_SIZE(sm501_mem_local_size); i++) {
  461. uint32_t new_size = sm501_mem_local_size[i];
  462. if (new_size >= size) {
  463. if (norm_size == 0 || norm_size > new_size) {
  464. norm_size = new_size;
  465. index = i;
  466. }
  467. }
  468. }
  469. return index;
  470. }
  471. static ram_addr_t get_fb_addr(SM501State *s, int crt)
  472. {
  473. return (crt ? s->dc_crt_fb_addr : s->dc_panel_fb_addr) & 0x3FFFFF0;
  474. }
  475. static inline int get_width(SM501State *s, int crt)
  476. {
  477. int width = crt ? s->dc_crt_h_total : s->dc_panel_h_total;
  478. return (width & 0x00000FFF) + 1;
  479. }
  480. static inline int get_height(SM501State *s, int crt)
  481. {
  482. int height = crt ? s->dc_crt_v_total : s->dc_panel_v_total;
  483. return (height & 0x00000FFF) + 1;
  484. }
  485. static inline int get_bpp(SM501State *s, int crt)
  486. {
  487. int bpp = crt ? s->dc_crt_control : s->dc_panel_control;
  488. return 1 << (bpp & 3);
  489. }
  490. /**
  491. * Check the availability of hardware cursor.
  492. * @param crt 0 for PANEL, 1 for CRT.
  493. */
  494. static inline int is_hwc_enabled(SM501State *state, int crt)
  495. {
  496. uint32_t addr = crt ? state->dc_crt_hwc_addr : state->dc_panel_hwc_addr;
  497. return addr & SM501_HWC_EN;
  498. }
  499. /**
  500. * Get the address which holds cursor pattern data.
  501. * @param crt 0 for PANEL, 1 for CRT.
  502. */
  503. static inline uint8_t *get_hwc_address(SM501State *state, int crt)
  504. {
  505. uint32_t addr = crt ? state->dc_crt_hwc_addr : state->dc_panel_hwc_addr;
  506. return state->local_mem + (addr & 0x03FFFFF0);
  507. }
  508. /**
  509. * Get the cursor position in y coordinate.
  510. * @param crt 0 for PANEL, 1 for CRT.
  511. */
  512. static inline uint32_t get_hwc_y(SM501State *state, int crt)
  513. {
  514. uint32_t location = crt ? state->dc_crt_hwc_location
  515. : state->dc_panel_hwc_location;
  516. return (location & 0x07FF0000) >> 16;
  517. }
  518. /**
  519. * Get the cursor position in x coordinate.
  520. * @param crt 0 for PANEL, 1 for CRT.
  521. */
  522. static inline uint32_t get_hwc_x(SM501State *state, int crt)
  523. {
  524. uint32_t location = crt ? state->dc_crt_hwc_location
  525. : state->dc_panel_hwc_location;
  526. return location & 0x000007FF;
  527. }
  528. /**
  529. * Get the hardware cursor palette.
  530. * @param crt 0 for PANEL, 1 for CRT.
  531. * @param palette pointer to a [3 * 3] array to store color values in
  532. */
  533. static inline void get_hwc_palette(SM501State *state, int crt, uint8_t *palette)
  534. {
  535. int i;
  536. uint32_t color_reg;
  537. uint16_t rgb565;
  538. for (i = 0; i < 3; i++) {
  539. if (i + 1 == 3) {
  540. color_reg = crt ? state->dc_crt_hwc_color_3
  541. : state->dc_panel_hwc_color_3;
  542. } else {
  543. color_reg = crt ? state->dc_crt_hwc_color_1_2
  544. : state->dc_panel_hwc_color_1_2;
  545. }
  546. if (i + 1 == 2) {
  547. rgb565 = (color_reg >> 16) & 0xFFFF;
  548. } else {
  549. rgb565 = color_reg & 0xFFFF;
  550. }
  551. palette[i * 3 + 0] = ((rgb565 >> 11) * 527 + 23) >> 6; /* r */
  552. palette[i * 3 + 1] = (((rgb565 >> 5) & 0x3f) * 259 + 33) >> 6; /* g */
  553. palette[i * 3 + 2] = ((rgb565 & 0x1f) * 527 + 23) >> 6; /* b */
  554. }
  555. }
  556. static inline void hwc_invalidate(SM501State *s, int crt)
  557. {
  558. int w = get_width(s, crt);
  559. int h = get_height(s, crt);
  560. int bpp = get_bpp(s, crt);
  561. int start = get_hwc_y(s, crt);
  562. int end = MIN(h, start + SM501_HWC_HEIGHT) + 1;
  563. start *= w * bpp;
  564. end *= w * bpp;
  565. memory_region_set_dirty(&s->local_mem_region,
  566. get_fb_addr(s, crt) + start, end - start);
  567. }
  568. static void sm501_2d_operation(SM501State *s)
  569. {
  570. int cmd = (s->twoD_control >> 16) & 0x1F;
  571. int rtl = s->twoD_control & BIT(27);
  572. int format = (s->twoD_stretch >> 20) & 3;
  573. int bypp = 1 << format; /* bytes per pixel */
  574. int rop_mode = (s->twoD_control >> 15) & 1; /* 1 for rop2, else rop3 */
  575. /* 1 if rop2 source is the pattern, otherwise the source is the bitmap */
  576. int rop2_source_is_pattern = (s->twoD_control >> 14) & 1;
  577. int rop = s->twoD_control & 0xFF;
  578. unsigned int dst_x = (s->twoD_destination >> 16) & 0x01FFF;
  579. unsigned int dst_y = s->twoD_destination & 0xFFFF;
  580. unsigned int width = (s->twoD_dimension >> 16) & 0x1FFF;
  581. unsigned int height = s->twoD_dimension & 0xFFFF;
  582. uint32_t dst_base = s->twoD_destination_base & 0x03FFFFFF;
  583. unsigned int dst_pitch = (s->twoD_pitch >> 16) & 0x1FFF;
  584. int crt = (s->dc_crt_control & SM501_DC_CRT_CONTROL_SEL) ? 1 : 0;
  585. int fb_len = get_width(s, crt) * get_height(s, crt) * get_bpp(s, crt);
  586. bool overlap = false;
  587. if ((s->twoD_stretch >> 16) & 0xF) {
  588. qemu_log_mask(LOG_UNIMP, "sm501: only XY addressing is supported.\n");
  589. return;
  590. }
  591. if (s->twoD_source_base & BIT(27) || s->twoD_destination_base & BIT(27)) {
  592. qemu_log_mask(LOG_UNIMP, "sm501: only local memory is supported.\n");
  593. return;
  594. }
  595. if (!dst_pitch) {
  596. qemu_log_mask(LOG_GUEST_ERROR, "sm501: Zero dest pitch.\n");
  597. return;
  598. }
  599. if (!width || !height) {
  600. qemu_log_mask(LOG_GUEST_ERROR, "sm501: Zero size 2D op.\n");
  601. return;
  602. }
  603. if (rtl) {
  604. dst_x -= width - 1;
  605. dst_y -= height - 1;
  606. }
  607. if (dst_base >= get_local_mem_size(s) ||
  608. dst_base + (dst_x + width + (dst_y + height) * dst_pitch) * bypp >=
  609. get_local_mem_size(s)) {
  610. qemu_log_mask(LOG_GUEST_ERROR, "sm501: 2D op dest is outside vram.\n");
  611. return;
  612. }
  613. switch (cmd) {
  614. case 0: /* BitBlt */
  615. {
  616. static uint32_t tmp_buf[16384];
  617. unsigned int src_x = (s->twoD_source >> 16) & 0x01FFF;
  618. unsigned int src_y = s->twoD_source & 0xFFFF;
  619. uint32_t src_base = s->twoD_source_base & 0x03FFFFFF;
  620. unsigned int src_pitch = s->twoD_pitch & 0x1FFF;
  621. if (!src_pitch) {
  622. qemu_log_mask(LOG_GUEST_ERROR, "sm501: Zero src pitch.\n");
  623. return;
  624. }
  625. if (rtl) {
  626. src_x -= width - 1;
  627. src_y -= height - 1;
  628. }
  629. if (src_base >= get_local_mem_size(s) ||
  630. src_base + (src_x + width + (src_y + height) * src_pitch) * bypp >=
  631. get_local_mem_size(s)) {
  632. qemu_log_mask(LOG_GUEST_ERROR,
  633. "sm501: 2D op src is outside vram.\n");
  634. return;
  635. }
  636. if ((rop_mode && rop == 0x5) || (!rop_mode && rop == 0x55)) {
  637. /* Invert dest, is there a way to do this with pixman? */
  638. unsigned int x, y, i;
  639. uint8_t *d = s->local_mem + dst_base;
  640. for (y = 0; y < height; y++) {
  641. i = (dst_x + (dst_y + y) * dst_pitch) * bypp;
  642. for (x = 0; x < width; x++, i += bypp) {
  643. stn_he_p(&d[i], bypp, ~ldn_he_p(&d[i], bypp));
  644. }
  645. }
  646. } else {
  647. /* Do copy src for unimplemented ops, better than unpainted area */
  648. if ((rop_mode && (rop != 0xc || rop2_source_is_pattern)) ||
  649. (!rop_mode && rop != 0xcc)) {
  650. qemu_log_mask(LOG_UNIMP,
  651. "sm501: rop%d op %x%s not implemented\n",
  652. (rop_mode ? 2 : 3), rop,
  653. (rop2_source_is_pattern ?
  654. " with pattern source" : ""));
  655. }
  656. /* Ignore no-op blits, some guests seem to do this */
  657. if (src_base == dst_base && src_pitch == dst_pitch &&
  658. src_x == dst_x && src_y == dst_y) {
  659. break;
  660. }
  661. /* Some clients also do 1 pixel blits, avoid overhead for these */
  662. if (width == 1 && height == 1) {
  663. unsigned int si = (src_x + src_y * src_pitch) * bypp;
  664. unsigned int di = (dst_x + dst_y * dst_pitch) * bypp;
  665. stn_he_p(&s->local_mem[dst_base + di], bypp,
  666. ldn_he_p(&s->local_mem[src_base + si], bypp));
  667. break;
  668. }
  669. /* If reverse blit do simple check for overlaps */
  670. if (rtl && src_base == dst_base && src_pitch == dst_pitch) {
  671. overlap = (src_x < dst_x + width && src_x + width > dst_x &&
  672. src_y < dst_y + height && src_y + height > dst_y);
  673. } else if (rtl) {
  674. unsigned int sb, se, db, de;
  675. sb = src_base + (src_x + src_y * src_pitch) * bypp;
  676. se = sb + (width + (height - 1) * src_pitch) * bypp;
  677. db = dst_base + (dst_x + dst_y * dst_pitch) * bypp;
  678. de = db + (width + (height - 1) * dst_pitch) * bypp;
  679. overlap = (db < se && sb < de);
  680. }
  681. if (overlap) {
  682. /* pixman can't do reverse blit: copy via temporary */
  683. int tmp_stride = DIV_ROUND_UP(width * bypp, sizeof(uint32_t));
  684. uint32_t *tmp = tmp_buf;
  685. if (tmp_stride * sizeof(uint32_t) * height > sizeof(tmp_buf)) {
  686. tmp = g_malloc(tmp_stride * sizeof(uint32_t) * height);
  687. }
  688. pixman_blt((uint32_t *)&s->local_mem[src_base], tmp,
  689. src_pitch * bypp / sizeof(uint32_t),
  690. tmp_stride, 8 * bypp, 8 * bypp,
  691. src_x, src_y, 0, 0, width, height);
  692. pixman_blt(tmp, (uint32_t *)&s->local_mem[dst_base],
  693. tmp_stride,
  694. dst_pitch * bypp / sizeof(uint32_t),
  695. 8 * bypp, 8 * bypp,
  696. 0, 0, dst_x, dst_y, width, height);
  697. if (tmp != tmp_buf) {
  698. g_free(tmp);
  699. }
  700. } else {
  701. pixman_blt((uint32_t *)&s->local_mem[src_base],
  702. (uint32_t *)&s->local_mem[dst_base],
  703. src_pitch * bypp / sizeof(uint32_t),
  704. dst_pitch * bypp / sizeof(uint32_t),
  705. 8 * bypp, 8 * bypp,
  706. src_x, src_y, dst_x, dst_y, width, height);
  707. }
  708. }
  709. break;
  710. }
  711. case 1: /* Rectangle Fill */
  712. {
  713. uint32_t color = s->twoD_foreground;
  714. if (format == 2) {
  715. color = cpu_to_le32(color);
  716. } else if (format == 1) {
  717. color = cpu_to_le16(color);
  718. }
  719. if (width == 1 && height == 1) {
  720. unsigned int i = (dst_x + dst_y * dst_pitch) * bypp;
  721. stn_he_p(&s->local_mem[dst_base + i], bypp, color);
  722. } else {
  723. pixman_fill((uint32_t *)&s->local_mem[dst_base],
  724. dst_pitch * bypp / sizeof(uint32_t),
  725. 8 * bypp, dst_x, dst_y, width, height, color);
  726. }
  727. break;
  728. }
  729. default:
  730. qemu_log_mask(LOG_UNIMP, "sm501: not implemented 2D operation: %d\n",
  731. cmd);
  732. return;
  733. }
  734. if (dst_base >= get_fb_addr(s, crt) &&
  735. dst_base <= get_fb_addr(s, crt) + fb_len) {
  736. int dst_len = MIN(fb_len, ((dst_y + height - 1) * dst_pitch +
  737. dst_x + width) * bypp);
  738. if (dst_len) {
  739. memory_region_set_dirty(&s->local_mem_region, dst_base, dst_len);
  740. }
  741. }
  742. }
  743. static uint64_t sm501_system_config_read(void *opaque, hwaddr addr,
  744. unsigned size)
  745. {
  746. SM501State *s = (SM501State *)opaque;
  747. uint32_t ret = 0;
  748. switch (addr) {
  749. case SM501_SYSTEM_CONTROL:
  750. ret = s->system_control;
  751. break;
  752. case SM501_MISC_CONTROL:
  753. ret = s->misc_control;
  754. break;
  755. case SM501_GPIO31_0_CONTROL:
  756. ret = s->gpio_31_0_control;
  757. break;
  758. case SM501_GPIO63_32_CONTROL:
  759. ret = s->gpio_63_32_control;
  760. break;
  761. case SM501_DEVICEID:
  762. ret = 0x050100A0;
  763. break;
  764. case SM501_DRAM_CONTROL:
  765. ret = (s->dram_control & 0x07F107C0) | s->local_mem_size_index << 13;
  766. break;
  767. case SM501_ARBTRTN_CONTROL:
  768. ret = s->arbitration_control;
  769. break;
  770. case SM501_COMMAND_LIST_STATUS:
  771. ret = 0x00180002; /* FIFOs are empty, everything idle */
  772. break;
  773. case SM501_IRQ_MASK:
  774. ret = s->irq_mask;
  775. break;
  776. case SM501_MISC_TIMING:
  777. /* TODO : simulate gate control */
  778. ret = s->misc_timing;
  779. break;
  780. case SM501_CURRENT_GATE:
  781. /* TODO : simulate gate control */
  782. ret = 0x00021807;
  783. break;
  784. case SM501_CURRENT_CLOCK:
  785. ret = 0x2A1A0A09;
  786. break;
  787. case SM501_POWER_MODE_CONTROL:
  788. ret = s->power_mode_control;
  789. break;
  790. case SM501_ENDIAN_CONTROL:
  791. ret = 0; /* Only default little endian mode is supported */
  792. break;
  793. default:
  794. qemu_log_mask(LOG_UNIMP, "sm501: not implemented system config"
  795. "register read. addr=%" HWADDR_PRIx "\n", addr);
  796. }
  797. trace_sm501_system_config_read(addr, ret);
  798. return ret;
  799. }
  800. static void sm501_system_config_write(void *opaque, hwaddr addr,
  801. uint64_t value, unsigned size)
  802. {
  803. SM501State *s = (SM501State *)opaque;
  804. trace_sm501_system_config_write((uint32_t)addr, (uint32_t)value);
  805. switch (addr) {
  806. case SM501_SYSTEM_CONTROL:
  807. s->system_control &= 0x10DB0000;
  808. s->system_control |= value & 0xEF00B8F7;
  809. break;
  810. case SM501_MISC_CONTROL:
  811. s->misc_control &= 0xEF;
  812. s->misc_control |= value & 0xFF7FFF10;
  813. break;
  814. case SM501_GPIO31_0_CONTROL:
  815. s->gpio_31_0_control = value;
  816. break;
  817. case SM501_GPIO63_32_CONTROL:
  818. s->gpio_63_32_control = value & 0xFF80FFFF;
  819. break;
  820. case SM501_DRAM_CONTROL:
  821. s->local_mem_size_index = (value >> 13) & 0x7;
  822. /* TODO : check validity of size change */
  823. s->dram_control &= 0x80000000;
  824. s->dram_control |= value & 0x7FFFFFC3;
  825. break;
  826. case SM501_ARBTRTN_CONTROL:
  827. s->arbitration_control = value & 0x37777777;
  828. break;
  829. case SM501_IRQ_MASK:
  830. s->irq_mask = value & 0xFFDF3F5F;
  831. break;
  832. case SM501_MISC_TIMING:
  833. s->misc_timing = value & 0xF31F1FFF;
  834. break;
  835. case SM501_POWER_MODE_0_GATE:
  836. case SM501_POWER_MODE_1_GATE:
  837. case SM501_POWER_MODE_0_CLOCK:
  838. case SM501_POWER_MODE_1_CLOCK:
  839. /* TODO : simulate gate & clock control */
  840. break;
  841. case SM501_POWER_MODE_CONTROL:
  842. s->power_mode_control = value & 0x00000003;
  843. break;
  844. case SM501_ENDIAN_CONTROL:
  845. if (value & 0x00000001) {
  846. qemu_log_mask(LOG_UNIMP, "sm501: system config big endian mode not"
  847. " implemented.\n");
  848. }
  849. break;
  850. default:
  851. qemu_log_mask(LOG_UNIMP, "sm501: not implemented system config"
  852. "register write. addr=%" HWADDR_PRIx
  853. ", val=%" PRIx64 "\n", addr, value);
  854. }
  855. }
  856. static const MemoryRegionOps sm501_system_config_ops = {
  857. .read = sm501_system_config_read,
  858. .write = sm501_system_config_write,
  859. .valid = {
  860. .min_access_size = 4,
  861. .max_access_size = 4,
  862. },
  863. .endianness = DEVICE_LITTLE_ENDIAN,
  864. };
  865. static uint64_t sm501_i2c_read(void *opaque, hwaddr addr, unsigned size)
  866. {
  867. SM501State *s = (SM501State *)opaque;
  868. uint8_t ret = 0;
  869. switch (addr) {
  870. case SM501_I2C_BYTE_COUNT:
  871. ret = s->i2c_byte_count;
  872. break;
  873. case SM501_I2C_STATUS:
  874. ret = s->i2c_status;
  875. break;
  876. case SM501_I2C_SLAVE_ADDRESS:
  877. ret = s->i2c_addr;
  878. break;
  879. case SM501_I2C_DATA ... SM501_I2C_DATA + 15:
  880. ret = s->i2c_data[addr - SM501_I2C_DATA];
  881. break;
  882. default:
  883. qemu_log_mask(LOG_UNIMP, "sm501 i2c : not implemented register read."
  884. " addr=0x%" HWADDR_PRIx "\n", addr);
  885. }
  886. trace_sm501_i2c_read((uint32_t)addr, ret);
  887. return ret;
  888. }
  889. static void sm501_i2c_write(void *opaque, hwaddr addr, uint64_t value,
  890. unsigned size)
  891. {
  892. SM501State *s = (SM501State *)opaque;
  893. trace_sm501_i2c_write((uint32_t)addr, (uint32_t)value);
  894. switch (addr) {
  895. case SM501_I2C_BYTE_COUNT:
  896. s->i2c_byte_count = value & 0xf;
  897. break;
  898. case SM501_I2C_CONTROL:
  899. if (value & SM501_I2C_CONTROL_ENABLE) {
  900. if (value & SM501_I2C_CONTROL_START) {
  901. int res = i2c_start_transfer(s->i2c_bus,
  902. s->i2c_addr >> 1,
  903. s->i2c_addr & 1);
  904. s->i2c_status |= (res ? SM501_I2C_STATUS_ERROR : 0);
  905. if (!res) {
  906. int i;
  907. for (i = 0; i <= s->i2c_byte_count; i++) {
  908. res = i2c_send_recv(s->i2c_bus, &s->i2c_data[i],
  909. !(s->i2c_addr & 1));
  910. if (res) {
  911. s->i2c_status |= SM501_I2C_STATUS_ERROR;
  912. return;
  913. }
  914. }
  915. if (i) {
  916. s->i2c_status = SM501_I2C_STATUS_COMPLETE;
  917. }
  918. }
  919. } else {
  920. i2c_end_transfer(s->i2c_bus);
  921. s->i2c_status &= ~SM501_I2C_STATUS_ERROR;
  922. }
  923. }
  924. break;
  925. case SM501_I2C_RESET:
  926. if ((value & SM501_I2C_RESET_ERROR) == 0) {
  927. s->i2c_status &= ~SM501_I2C_STATUS_ERROR;
  928. }
  929. break;
  930. case SM501_I2C_SLAVE_ADDRESS:
  931. s->i2c_addr = value & 0xff;
  932. break;
  933. case SM501_I2C_DATA ... SM501_I2C_DATA + 15:
  934. s->i2c_data[addr - SM501_I2C_DATA] = value & 0xff;
  935. break;
  936. default:
  937. qemu_log_mask(LOG_UNIMP, "sm501 i2c : not implemented register write. "
  938. "addr=0x%" HWADDR_PRIx " val=%" PRIx64 "\n", addr, value);
  939. }
  940. }
  941. static const MemoryRegionOps sm501_i2c_ops = {
  942. .read = sm501_i2c_read,
  943. .write = sm501_i2c_write,
  944. .valid = {
  945. .min_access_size = 1,
  946. .max_access_size = 1,
  947. },
  948. .impl = {
  949. .min_access_size = 1,
  950. .max_access_size = 1,
  951. },
  952. .endianness = DEVICE_LITTLE_ENDIAN,
  953. };
  954. static uint32_t sm501_palette_read(void *opaque, hwaddr addr)
  955. {
  956. SM501State *s = (SM501State *)opaque;
  957. trace_sm501_palette_read((uint32_t)addr);
  958. /* TODO : consider BYTE/WORD access */
  959. /* TODO : consider endian */
  960. assert(range_covers_byte(0, 0x400 * 3, addr));
  961. return *(uint32_t *)&s->dc_palette[addr];
  962. }
  963. static void sm501_palette_write(void *opaque, hwaddr addr,
  964. uint32_t value)
  965. {
  966. SM501State *s = (SM501State *)opaque;
  967. trace_sm501_palette_write((uint32_t)addr, value);
  968. /* TODO : consider BYTE/WORD access */
  969. /* TODO : consider endian */
  970. assert(range_covers_byte(0, 0x400 * 3, addr));
  971. *(uint32_t *)&s->dc_palette[addr] = value;
  972. s->do_full_update = true;
  973. }
  974. static uint64_t sm501_disp_ctrl_read(void *opaque, hwaddr addr,
  975. unsigned size)
  976. {
  977. SM501State *s = (SM501State *)opaque;
  978. uint32_t ret = 0;
  979. switch (addr) {
  980. case SM501_DC_PANEL_CONTROL:
  981. ret = s->dc_panel_control;
  982. break;
  983. case SM501_DC_PANEL_PANNING_CONTROL:
  984. ret = s->dc_panel_panning_control;
  985. break;
  986. case SM501_DC_PANEL_COLOR_KEY:
  987. /* Not implemented yet */
  988. break;
  989. case SM501_DC_PANEL_FB_ADDR:
  990. ret = s->dc_panel_fb_addr;
  991. break;
  992. case SM501_DC_PANEL_FB_OFFSET:
  993. ret = s->dc_panel_fb_offset;
  994. break;
  995. case SM501_DC_PANEL_FB_WIDTH:
  996. ret = s->dc_panel_fb_width;
  997. break;
  998. case SM501_DC_PANEL_FB_HEIGHT:
  999. ret = s->dc_panel_fb_height;
  1000. break;
  1001. case SM501_DC_PANEL_TL_LOC:
  1002. ret = s->dc_panel_tl_location;
  1003. break;
  1004. case SM501_DC_PANEL_BR_LOC:
  1005. ret = s->dc_panel_br_location;
  1006. break;
  1007. case SM501_DC_PANEL_H_TOT:
  1008. ret = s->dc_panel_h_total;
  1009. break;
  1010. case SM501_DC_PANEL_H_SYNC:
  1011. ret = s->dc_panel_h_sync;
  1012. break;
  1013. case SM501_DC_PANEL_V_TOT:
  1014. ret = s->dc_panel_v_total;
  1015. break;
  1016. case SM501_DC_PANEL_V_SYNC:
  1017. ret = s->dc_panel_v_sync;
  1018. break;
  1019. case SM501_DC_PANEL_HWC_ADDR:
  1020. ret = s->dc_panel_hwc_addr;
  1021. break;
  1022. case SM501_DC_PANEL_HWC_LOC:
  1023. ret = s->dc_panel_hwc_location;
  1024. break;
  1025. case SM501_DC_PANEL_HWC_COLOR_1_2:
  1026. ret = s->dc_panel_hwc_color_1_2;
  1027. break;
  1028. case SM501_DC_PANEL_HWC_COLOR_3:
  1029. ret = s->dc_panel_hwc_color_3;
  1030. break;
  1031. case SM501_DC_VIDEO_CONTROL:
  1032. ret = s->dc_video_control;
  1033. break;
  1034. case SM501_DC_CRT_CONTROL:
  1035. ret = s->dc_crt_control;
  1036. break;
  1037. case SM501_DC_CRT_FB_ADDR:
  1038. ret = s->dc_crt_fb_addr;
  1039. break;
  1040. case SM501_DC_CRT_FB_OFFSET:
  1041. ret = s->dc_crt_fb_offset;
  1042. break;
  1043. case SM501_DC_CRT_H_TOT:
  1044. ret = s->dc_crt_h_total;
  1045. break;
  1046. case SM501_DC_CRT_H_SYNC:
  1047. ret = s->dc_crt_h_sync;
  1048. break;
  1049. case SM501_DC_CRT_V_TOT:
  1050. ret = s->dc_crt_v_total;
  1051. break;
  1052. case SM501_DC_CRT_V_SYNC:
  1053. ret = s->dc_crt_v_sync;
  1054. break;
  1055. case SM501_DC_CRT_HWC_ADDR:
  1056. ret = s->dc_crt_hwc_addr;
  1057. break;
  1058. case SM501_DC_CRT_HWC_LOC:
  1059. ret = s->dc_crt_hwc_location;
  1060. break;
  1061. case SM501_DC_CRT_HWC_COLOR_1_2:
  1062. ret = s->dc_crt_hwc_color_1_2;
  1063. break;
  1064. case SM501_DC_CRT_HWC_COLOR_3:
  1065. ret = s->dc_crt_hwc_color_3;
  1066. break;
  1067. case SM501_DC_PANEL_PALETTE ... SM501_DC_PANEL_PALETTE + 0x400 * 3 - 4:
  1068. ret = sm501_palette_read(opaque, addr - SM501_DC_PANEL_PALETTE);
  1069. break;
  1070. default:
  1071. qemu_log_mask(LOG_UNIMP, "sm501: not implemented disp ctrl register "
  1072. "read. addr=%" HWADDR_PRIx "\n", addr);
  1073. }
  1074. trace_sm501_disp_ctrl_read((uint32_t)addr, ret);
  1075. return ret;
  1076. }
  1077. static void sm501_disp_ctrl_write(void *opaque, hwaddr addr,
  1078. uint64_t value, unsigned size)
  1079. {
  1080. SM501State *s = (SM501State *)opaque;
  1081. trace_sm501_disp_ctrl_write((uint32_t)addr, (uint32_t)value);
  1082. switch (addr) {
  1083. case SM501_DC_PANEL_CONTROL:
  1084. s->dc_panel_control = value & 0x0FFF73FF;
  1085. break;
  1086. case SM501_DC_PANEL_PANNING_CONTROL:
  1087. s->dc_panel_panning_control = value & 0xFF3FFF3F;
  1088. break;
  1089. case SM501_DC_PANEL_COLOR_KEY:
  1090. /* Not implemented yet */
  1091. break;
  1092. case SM501_DC_PANEL_FB_ADDR:
  1093. s->dc_panel_fb_addr = value & 0x8FFFFFF0;
  1094. if (value & 0x8000000) {
  1095. qemu_log_mask(LOG_UNIMP, "Panel external memory not supported\n");
  1096. }
  1097. s->do_full_update = true;
  1098. break;
  1099. case SM501_DC_PANEL_FB_OFFSET:
  1100. s->dc_panel_fb_offset = value & 0x3FF03FF0;
  1101. break;
  1102. case SM501_DC_PANEL_FB_WIDTH:
  1103. s->dc_panel_fb_width = value & 0x0FFF0FFF;
  1104. break;
  1105. case SM501_DC_PANEL_FB_HEIGHT:
  1106. s->dc_panel_fb_height = value & 0x0FFF0FFF;
  1107. break;
  1108. case SM501_DC_PANEL_TL_LOC:
  1109. s->dc_panel_tl_location = value & 0x07FF07FF;
  1110. break;
  1111. case SM501_DC_PANEL_BR_LOC:
  1112. s->dc_panel_br_location = value & 0x07FF07FF;
  1113. break;
  1114. case SM501_DC_PANEL_H_TOT:
  1115. s->dc_panel_h_total = value & 0x0FFF0FFF;
  1116. break;
  1117. case SM501_DC_PANEL_H_SYNC:
  1118. s->dc_panel_h_sync = value & 0x00FF0FFF;
  1119. break;
  1120. case SM501_DC_PANEL_V_TOT:
  1121. s->dc_panel_v_total = value & 0x0FFF0FFF;
  1122. break;
  1123. case SM501_DC_PANEL_V_SYNC:
  1124. s->dc_panel_v_sync = value & 0x003F0FFF;
  1125. break;
  1126. case SM501_DC_PANEL_HWC_ADDR:
  1127. value &= 0x8FFFFFF0;
  1128. if (value != s->dc_panel_hwc_addr) {
  1129. hwc_invalidate(s, 0);
  1130. s->dc_panel_hwc_addr = value;
  1131. }
  1132. break;
  1133. case SM501_DC_PANEL_HWC_LOC:
  1134. value &= 0x0FFF0FFF;
  1135. if (value != s->dc_panel_hwc_location) {
  1136. hwc_invalidate(s, 0);
  1137. s->dc_panel_hwc_location = value;
  1138. }
  1139. break;
  1140. case SM501_DC_PANEL_HWC_COLOR_1_2:
  1141. s->dc_panel_hwc_color_1_2 = value;
  1142. break;
  1143. case SM501_DC_PANEL_HWC_COLOR_3:
  1144. s->dc_panel_hwc_color_3 = value & 0x0000FFFF;
  1145. break;
  1146. case SM501_DC_VIDEO_CONTROL:
  1147. s->dc_video_control = value & 0x00037FFF;
  1148. break;
  1149. case SM501_DC_CRT_CONTROL:
  1150. s->dc_crt_control = value & 0x0003FFFF;
  1151. break;
  1152. case SM501_DC_CRT_FB_ADDR:
  1153. s->dc_crt_fb_addr = value & 0x8FFFFFF0;
  1154. if (value & 0x8000000) {
  1155. qemu_log_mask(LOG_UNIMP, "CRT external memory not supported\n");
  1156. }
  1157. s->do_full_update = true;
  1158. break;
  1159. case SM501_DC_CRT_FB_OFFSET:
  1160. s->dc_crt_fb_offset = value & 0x3FF03FF0;
  1161. break;
  1162. case SM501_DC_CRT_H_TOT:
  1163. s->dc_crt_h_total = value & 0x0FFF0FFF;
  1164. break;
  1165. case SM501_DC_CRT_H_SYNC:
  1166. s->dc_crt_h_sync = value & 0x00FF0FFF;
  1167. break;
  1168. case SM501_DC_CRT_V_TOT:
  1169. s->dc_crt_v_total = value & 0x0FFF0FFF;
  1170. break;
  1171. case SM501_DC_CRT_V_SYNC:
  1172. s->dc_crt_v_sync = value & 0x003F0FFF;
  1173. break;
  1174. case SM501_DC_CRT_HWC_ADDR:
  1175. value &= 0x8FFFFFF0;
  1176. if (value != s->dc_crt_hwc_addr) {
  1177. hwc_invalidate(s, 1);
  1178. s->dc_crt_hwc_addr = value;
  1179. }
  1180. break;
  1181. case SM501_DC_CRT_HWC_LOC:
  1182. value &= 0x0FFF0FFF;
  1183. if (value != s->dc_crt_hwc_location) {
  1184. hwc_invalidate(s, 1);
  1185. s->dc_crt_hwc_location = value;
  1186. }
  1187. break;
  1188. case SM501_DC_CRT_HWC_COLOR_1_2:
  1189. s->dc_crt_hwc_color_1_2 = value;
  1190. break;
  1191. case SM501_DC_CRT_HWC_COLOR_3:
  1192. s->dc_crt_hwc_color_3 = value & 0x0000FFFF;
  1193. break;
  1194. case SM501_DC_PANEL_PALETTE ... SM501_DC_PANEL_PALETTE + 0x400 * 3 - 4:
  1195. sm501_palette_write(opaque, addr - SM501_DC_PANEL_PALETTE, value);
  1196. break;
  1197. default:
  1198. qemu_log_mask(LOG_UNIMP, "sm501: not implemented disp ctrl register "
  1199. "write. addr=%" HWADDR_PRIx
  1200. ", val=%" PRIx64 "\n", addr, value);
  1201. }
  1202. }
  1203. static const MemoryRegionOps sm501_disp_ctrl_ops = {
  1204. .read = sm501_disp_ctrl_read,
  1205. .write = sm501_disp_ctrl_write,
  1206. .valid = {
  1207. .min_access_size = 4,
  1208. .max_access_size = 4,
  1209. },
  1210. .endianness = DEVICE_LITTLE_ENDIAN,
  1211. };
  1212. static uint64_t sm501_2d_engine_read(void *opaque, hwaddr addr,
  1213. unsigned size)
  1214. {
  1215. SM501State *s = (SM501State *)opaque;
  1216. uint32_t ret = 0;
  1217. switch (addr) {
  1218. case SM501_2D_SOURCE:
  1219. ret = s->twoD_source;
  1220. break;
  1221. case SM501_2D_DESTINATION:
  1222. ret = s->twoD_destination;
  1223. break;
  1224. case SM501_2D_DIMENSION:
  1225. ret = s->twoD_dimension;
  1226. break;
  1227. case SM501_2D_CONTROL:
  1228. ret = s->twoD_control;
  1229. break;
  1230. case SM501_2D_PITCH:
  1231. ret = s->twoD_pitch;
  1232. break;
  1233. case SM501_2D_FOREGROUND:
  1234. ret = s->twoD_foreground;
  1235. break;
  1236. case SM501_2D_BACKGROUND:
  1237. ret = s->twoD_background;
  1238. break;
  1239. case SM501_2D_STRETCH:
  1240. ret = s->twoD_stretch;
  1241. break;
  1242. case SM501_2D_COLOR_COMPARE:
  1243. ret = s->twoD_color_compare;
  1244. break;
  1245. case SM501_2D_COLOR_COMPARE_MASK:
  1246. ret = s->twoD_color_compare_mask;
  1247. break;
  1248. case SM501_2D_MASK:
  1249. ret = s->twoD_mask;
  1250. break;
  1251. case SM501_2D_CLIP_TL:
  1252. ret = s->twoD_clip_tl;
  1253. break;
  1254. case SM501_2D_CLIP_BR:
  1255. ret = s->twoD_clip_br;
  1256. break;
  1257. case SM501_2D_MONO_PATTERN_LOW:
  1258. ret = s->twoD_mono_pattern_low;
  1259. break;
  1260. case SM501_2D_MONO_PATTERN_HIGH:
  1261. ret = s->twoD_mono_pattern_high;
  1262. break;
  1263. case SM501_2D_WINDOW_WIDTH:
  1264. ret = s->twoD_window_width;
  1265. break;
  1266. case SM501_2D_SOURCE_BASE:
  1267. ret = s->twoD_source_base;
  1268. break;
  1269. case SM501_2D_DESTINATION_BASE:
  1270. ret = s->twoD_destination_base;
  1271. break;
  1272. case SM501_2D_ALPHA:
  1273. ret = s->twoD_alpha;
  1274. break;
  1275. case SM501_2D_WRAP:
  1276. ret = s->twoD_wrap;
  1277. break;
  1278. case SM501_2D_STATUS:
  1279. ret = 0; /* Should return interrupt status */
  1280. break;
  1281. default:
  1282. qemu_log_mask(LOG_UNIMP, "sm501: not implemented disp ctrl register "
  1283. "read. addr=%" HWADDR_PRIx "\n", addr);
  1284. }
  1285. trace_sm501_2d_engine_read((uint32_t)addr, ret);
  1286. return ret;
  1287. }
  1288. static void sm501_2d_engine_write(void *opaque, hwaddr addr,
  1289. uint64_t value, unsigned size)
  1290. {
  1291. SM501State *s = (SM501State *)opaque;
  1292. trace_sm501_2d_engine_write((uint32_t)addr, (uint32_t)value);
  1293. switch (addr) {
  1294. case SM501_2D_SOURCE:
  1295. s->twoD_source = value;
  1296. break;
  1297. case SM501_2D_DESTINATION:
  1298. s->twoD_destination = value;
  1299. break;
  1300. case SM501_2D_DIMENSION:
  1301. s->twoD_dimension = value;
  1302. break;
  1303. case SM501_2D_CONTROL:
  1304. s->twoD_control = value;
  1305. /* do 2d operation if start flag is set. */
  1306. if (value & 0x80000000) {
  1307. sm501_2d_operation(s);
  1308. s->twoD_control &= ~0x80000000; /* start flag down */
  1309. }
  1310. break;
  1311. case SM501_2D_PITCH:
  1312. s->twoD_pitch = value;
  1313. break;
  1314. case SM501_2D_FOREGROUND:
  1315. s->twoD_foreground = value;
  1316. break;
  1317. case SM501_2D_BACKGROUND:
  1318. s->twoD_background = value;
  1319. break;
  1320. case SM501_2D_STRETCH:
  1321. if (((value >> 20) & 3) == 3) {
  1322. value &= ~BIT(20);
  1323. }
  1324. s->twoD_stretch = value;
  1325. break;
  1326. case SM501_2D_COLOR_COMPARE:
  1327. s->twoD_color_compare = value;
  1328. break;
  1329. case SM501_2D_COLOR_COMPARE_MASK:
  1330. s->twoD_color_compare_mask = value;
  1331. break;
  1332. case SM501_2D_MASK:
  1333. s->twoD_mask = value;
  1334. break;
  1335. case SM501_2D_CLIP_TL:
  1336. s->twoD_clip_tl = value;
  1337. break;
  1338. case SM501_2D_CLIP_BR:
  1339. s->twoD_clip_br = value;
  1340. break;
  1341. case SM501_2D_MONO_PATTERN_LOW:
  1342. s->twoD_mono_pattern_low = value;
  1343. break;
  1344. case SM501_2D_MONO_PATTERN_HIGH:
  1345. s->twoD_mono_pattern_high = value;
  1346. break;
  1347. case SM501_2D_WINDOW_WIDTH:
  1348. s->twoD_window_width = value;
  1349. break;
  1350. case SM501_2D_SOURCE_BASE:
  1351. s->twoD_source_base = value;
  1352. break;
  1353. case SM501_2D_DESTINATION_BASE:
  1354. s->twoD_destination_base = value;
  1355. break;
  1356. case SM501_2D_ALPHA:
  1357. s->twoD_alpha = value;
  1358. break;
  1359. case SM501_2D_WRAP:
  1360. s->twoD_wrap = value;
  1361. break;
  1362. case SM501_2D_STATUS:
  1363. /* ignored, writing 0 should clear interrupt status */
  1364. break;
  1365. default:
  1366. qemu_log_mask(LOG_UNIMP, "sm501: not implemented 2d engine register "
  1367. "write. addr=%" HWADDR_PRIx
  1368. ", val=%" PRIx64 "\n", addr, value);
  1369. }
  1370. }
  1371. static const MemoryRegionOps sm501_2d_engine_ops = {
  1372. .read = sm501_2d_engine_read,
  1373. .write = sm501_2d_engine_write,
  1374. .valid = {
  1375. .min_access_size = 4,
  1376. .max_access_size = 4,
  1377. },
  1378. .endianness = DEVICE_LITTLE_ENDIAN,
  1379. };
  1380. /* draw line functions for all console modes */
  1381. typedef void draw_line_func(uint8_t *d, const uint8_t *s,
  1382. int width, const uint32_t *pal);
  1383. typedef void draw_hwc_line_func(uint8_t *d, const uint8_t *s,
  1384. int width, const uint8_t *palette,
  1385. int c_x, int c_y);
  1386. #define DEPTH 8
  1387. #include "sm501_template.h"
  1388. #define DEPTH 15
  1389. #include "sm501_template.h"
  1390. #define BGR_FORMAT
  1391. #define DEPTH 15
  1392. #include "sm501_template.h"
  1393. #define DEPTH 16
  1394. #include "sm501_template.h"
  1395. #define BGR_FORMAT
  1396. #define DEPTH 16
  1397. #include "sm501_template.h"
  1398. #define DEPTH 32
  1399. #include "sm501_template.h"
  1400. #define BGR_FORMAT
  1401. #define DEPTH 32
  1402. #include "sm501_template.h"
  1403. static draw_line_func *draw_line8_funcs[] = {
  1404. draw_line8_8,
  1405. draw_line8_15,
  1406. draw_line8_16,
  1407. draw_line8_32,
  1408. draw_line8_32bgr,
  1409. draw_line8_15bgr,
  1410. draw_line8_16bgr,
  1411. };
  1412. static draw_line_func *draw_line16_funcs[] = {
  1413. draw_line16_8,
  1414. draw_line16_15,
  1415. draw_line16_16,
  1416. draw_line16_32,
  1417. draw_line16_32bgr,
  1418. draw_line16_15bgr,
  1419. draw_line16_16bgr,
  1420. };
  1421. static draw_line_func *draw_line32_funcs[] = {
  1422. draw_line32_8,
  1423. draw_line32_15,
  1424. draw_line32_16,
  1425. draw_line32_32,
  1426. draw_line32_32bgr,
  1427. draw_line32_15bgr,
  1428. draw_line32_16bgr,
  1429. };
  1430. static draw_hwc_line_func *draw_hwc_line_funcs[] = {
  1431. draw_hwc_line_8,
  1432. draw_hwc_line_15,
  1433. draw_hwc_line_16,
  1434. draw_hwc_line_32,
  1435. draw_hwc_line_32bgr,
  1436. draw_hwc_line_15bgr,
  1437. draw_hwc_line_16bgr,
  1438. };
  1439. static inline int get_depth_index(DisplaySurface *surface)
  1440. {
  1441. switch (surface_bits_per_pixel(surface)) {
  1442. default:
  1443. case 8:
  1444. return 0;
  1445. case 15:
  1446. return 1;
  1447. case 16:
  1448. return 2;
  1449. case 32:
  1450. if (is_surface_bgr(surface)) {
  1451. return 4;
  1452. } else {
  1453. return 3;
  1454. }
  1455. }
  1456. }
  1457. static void sm501_update_display(void *opaque)
  1458. {
  1459. SM501State *s = (SM501State *)opaque;
  1460. DisplaySurface *surface = qemu_console_surface(s->con);
  1461. DirtyBitmapSnapshot *snap;
  1462. int y, c_x = 0, c_y = 0;
  1463. int crt = (s->dc_crt_control & SM501_DC_CRT_CONTROL_SEL) ? 1 : 0;
  1464. int width = get_width(s, crt);
  1465. int height = get_height(s, crt);
  1466. int src_bpp = get_bpp(s, crt);
  1467. int dst_bpp = surface_bytes_per_pixel(surface);
  1468. int dst_depth_index = get_depth_index(surface);
  1469. draw_line_func *draw_line = NULL;
  1470. draw_hwc_line_func *draw_hwc_line = NULL;
  1471. int full_update = 0;
  1472. int y_start = -1;
  1473. ram_addr_t offset;
  1474. uint32_t *palette;
  1475. uint8_t hwc_palette[3 * 3];
  1476. uint8_t *hwc_src = NULL;
  1477. if (!((crt ? s->dc_crt_control : s->dc_panel_control)
  1478. & SM501_DC_CRT_CONTROL_ENABLE)) {
  1479. return;
  1480. }
  1481. palette = (uint32_t *)(crt ? &s->dc_palette[SM501_DC_CRT_PALETTE -
  1482. SM501_DC_PANEL_PALETTE]
  1483. : &s->dc_palette[0]);
  1484. /* choose draw_line function */
  1485. switch (src_bpp) {
  1486. case 1:
  1487. draw_line = draw_line8_funcs[dst_depth_index];
  1488. break;
  1489. case 2:
  1490. draw_line = draw_line16_funcs[dst_depth_index];
  1491. break;
  1492. case 4:
  1493. draw_line = draw_line32_funcs[dst_depth_index];
  1494. break;
  1495. default:
  1496. qemu_log_mask(LOG_GUEST_ERROR, "sm501: update display"
  1497. "invalid control register value.\n");
  1498. return;
  1499. }
  1500. /* set up to draw hardware cursor */
  1501. if (is_hwc_enabled(s, crt)) {
  1502. /* choose cursor draw line function */
  1503. draw_hwc_line = draw_hwc_line_funcs[dst_depth_index];
  1504. hwc_src = get_hwc_address(s, crt);
  1505. c_x = get_hwc_x(s, crt);
  1506. c_y = get_hwc_y(s, crt);
  1507. get_hwc_palette(s, crt, hwc_palette);
  1508. }
  1509. /* adjust console size */
  1510. if (s->last_width != width || s->last_height != height) {
  1511. qemu_console_resize(s->con, width, height);
  1512. surface = qemu_console_surface(s->con);
  1513. s->last_width = width;
  1514. s->last_height = height;
  1515. full_update = 1;
  1516. }
  1517. /* someone else requested a full update */
  1518. if (s->do_full_update) {
  1519. s->do_full_update = false;
  1520. full_update = 1;
  1521. }
  1522. /* draw each line according to conditions */
  1523. offset = get_fb_addr(s, crt);
  1524. snap = memory_region_snapshot_and_clear_dirty(&s->local_mem_region,
  1525. offset, width * height * src_bpp, DIRTY_MEMORY_VGA);
  1526. for (y = 0; y < height; y++, offset += width * src_bpp) {
  1527. int update, update_hwc;
  1528. /* check if hardware cursor is enabled and we're within its range */
  1529. update_hwc = draw_hwc_line && c_y <= y && y < c_y + SM501_HWC_HEIGHT;
  1530. update = full_update || update_hwc;
  1531. /* check dirty flags for each line */
  1532. update |= memory_region_snapshot_get_dirty(&s->local_mem_region, snap,
  1533. offset, width * src_bpp);
  1534. /* draw line and change status */
  1535. if (update) {
  1536. uint8_t *d = surface_data(surface);
  1537. d += y * width * dst_bpp;
  1538. /* draw graphics layer */
  1539. draw_line(d, s->local_mem + offset, width, palette);
  1540. /* draw hardware cursor */
  1541. if (update_hwc) {
  1542. draw_hwc_line(d, hwc_src, width, hwc_palette, c_x, y - c_y);
  1543. }
  1544. if (y_start < 0) {
  1545. y_start = y;
  1546. }
  1547. } else {
  1548. if (y_start >= 0) {
  1549. /* flush to display */
  1550. dpy_gfx_update(s->con, 0, y_start, width, y - y_start);
  1551. y_start = -1;
  1552. }
  1553. }
  1554. }
  1555. g_free(snap);
  1556. /* complete flush to display */
  1557. if (y_start >= 0) {
  1558. dpy_gfx_update(s->con, 0, y_start, width, y - y_start);
  1559. }
  1560. }
  1561. static const GraphicHwOps sm501_ops = {
  1562. .gfx_update = sm501_update_display,
  1563. };
  1564. static void sm501_reset(SM501State *s)
  1565. {
  1566. s->system_control = 0x00100000; /* 2D engine FIFO empty */
  1567. /* Bits 17 (SH), 7 (CDR), 6:5 (Test), 2:0 (Bus) are all supposed
  1568. * to be determined at reset by GPIO lines which set config bits.
  1569. * We hardwire them:
  1570. * SH = 0 : Hitachi Ready Polarity == Active Low
  1571. * CDR = 0 : do not reset clock divider
  1572. * TEST = 0 : Normal mode (not testing the silicon)
  1573. * BUS = 0 : Hitachi SH3/SH4
  1574. */
  1575. s->misc_control = SM501_MISC_DAC_POWER;
  1576. s->gpio_31_0_control = 0;
  1577. s->gpio_63_32_control = 0;
  1578. s->dram_control = 0;
  1579. s->arbitration_control = 0x05146732;
  1580. s->irq_mask = 0;
  1581. s->misc_timing = 0;
  1582. s->power_mode_control = 0;
  1583. s->i2c_byte_count = 0;
  1584. s->i2c_status = 0;
  1585. s->i2c_addr = 0;
  1586. memset(s->i2c_data, 0, 16);
  1587. s->dc_panel_control = 0x00010000; /* FIFO level 3 */
  1588. s->dc_video_control = 0;
  1589. s->dc_crt_control = 0x00010000;
  1590. s->twoD_source = 0;
  1591. s->twoD_destination = 0;
  1592. s->twoD_dimension = 0;
  1593. s->twoD_control = 0;
  1594. s->twoD_pitch = 0;
  1595. s->twoD_foreground = 0;
  1596. s->twoD_background = 0;
  1597. s->twoD_stretch = 0;
  1598. s->twoD_color_compare = 0;
  1599. s->twoD_color_compare_mask = 0;
  1600. s->twoD_mask = 0;
  1601. s->twoD_clip_tl = 0;
  1602. s->twoD_clip_br = 0;
  1603. s->twoD_mono_pattern_low = 0;
  1604. s->twoD_mono_pattern_high = 0;
  1605. s->twoD_window_width = 0;
  1606. s->twoD_source_base = 0;
  1607. s->twoD_destination_base = 0;
  1608. s->twoD_alpha = 0;
  1609. s->twoD_wrap = 0;
  1610. }
  1611. static void sm501_init(SM501State *s, DeviceState *dev,
  1612. uint32_t local_mem_bytes)
  1613. {
  1614. s->local_mem_size_index = get_local_mem_size_index(local_mem_bytes);
  1615. /* local memory */
  1616. memory_region_init_ram(&s->local_mem_region, OBJECT(dev), "sm501.local",
  1617. get_local_mem_size(s), &error_fatal);
  1618. memory_region_set_log(&s->local_mem_region, true, DIRTY_MEMORY_VGA);
  1619. s->local_mem = memory_region_get_ram_ptr(&s->local_mem_region);
  1620. /* i2c */
  1621. s->i2c_bus = i2c_init_bus(dev, "sm501.i2c");
  1622. /* ddc */
  1623. I2CDDCState *ddc = I2CDDC(qdev_new(TYPE_I2CDDC));
  1624. i2c_set_slave_address(I2C_SLAVE(ddc), 0x50);
  1625. qdev_realize_and_unref(DEVICE(ddc), BUS(s->i2c_bus), &error_abort);
  1626. /* mmio */
  1627. memory_region_init(&s->mmio_region, OBJECT(dev), "sm501.mmio", MMIO_SIZE);
  1628. memory_region_init_io(&s->system_config_region, OBJECT(dev),
  1629. &sm501_system_config_ops, s,
  1630. "sm501-system-config", 0x6c);
  1631. memory_region_add_subregion(&s->mmio_region, SM501_SYS_CONFIG,
  1632. &s->system_config_region);
  1633. memory_region_init_io(&s->i2c_region, OBJECT(dev), &sm501_i2c_ops, s,
  1634. "sm501-i2c", 0x14);
  1635. memory_region_add_subregion(&s->mmio_region, SM501_I2C, &s->i2c_region);
  1636. memory_region_init_io(&s->disp_ctrl_region, OBJECT(dev),
  1637. &sm501_disp_ctrl_ops, s,
  1638. "sm501-disp-ctrl", 0x1000);
  1639. memory_region_add_subregion(&s->mmio_region, SM501_DC,
  1640. &s->disp_ctrl_region);
  1641. memory_region_init_io(&s->twoD_engine_region, OBJECT(dev),
  1642. &sm501_2d_engine_ops, s,
  1643. "sm501-2d-engine", 0x54);
  1644. memory_region_add_subregion(&s->mmio_region, SM501_2D_ENGINE,
  1645. &s->twoD_engine_region);
  1646. /* create qemu graphic console */
  1647. s->con = graphic_console_init(dev, 0, &sm501_ops, s);
  1648. }
  1649. static const VMStateDescription vmstate_sm501_state = {
  1650. .name = "sm501-state",
  1651. .version_id = 1,
  1652. .minimum_version_id = 1,
  1653. .fields = (VMStateField[]) {
  1654. VMSTATE_UINT32(local_mem_size_index, SM501State),
  1655. VMSTATE_UINT32(system_control, SM501State),
  1656. VMSTATE_UINT32(misc_control, SM501State),
  1657. VMSTATE_UINT32(gpio_31_0_control, SM501State),
  1658. VMSTATE_UINT32(gpio_63_32_control, SM501State),
  1659. VMSTATE_UINT32(dram_control, SM501State),
  1660. VMSTATE_UINT32(arbitration_control, SM501State),
  1661. VMSTATE_UINT32(irq_mask, SM501State),
  1662. VMSTATE_UINT32(misc_timing, SM501State),
  1663. VMSTATE_UINT32(power_mode_control, SM501State),
  1664. VMSTATE_UINT32(uart0_ier, SM501State),
  1665. VMSTATE_UINT32(uart0_lcr, SM501State),
  1666. VMSTATE_UINT32(uart0_mcr, SM501State),
  1667. VMSTATE_UINT32(uart0_scr, SM501State),
  1668. VMSTATE_UINT8_ARRAY(dc_palette, SM501State, DC_PALETTE_ENTRIES),
  1669. VMSTATE_UINT32(dc_panel_control, SM501State),
  1670. VMSTATE_UINT32(dc_panel_panning_control, SM501State),
  1671. VMSTATE_UINT32(dc_panel_fb_addr, SM501State),
  1672. VMSTATE_UINT32(dc_panel_fb_offset, SM501State),
  1673. VMSTATE_UINT32(dc_panel_fb_width, SM501State),
  1674. VMSTATE_UINT32(dc_panel_fb_height, SM501State),
  1675. VMSTATE_UINT32(dc_panel_tl_location, SM501State),
  1676. VMSTATE_UINT32(dc_panel_br_location, SM501State),
  1677. VMSTATE_UINT32(dc_panel_h_total, SM501State),
  1678. VMSTATE_UINT32(dc_panel_h_sync, SM501State),
  1679. VMSTATE_UINT32(dc_panel_v_total, SM501State),
  1680. VMSTATE_UINT32(dc_panel_v_sync, SM501State),
  1681. VMSTATE_UINT32(dc_panel_hwc_addr, SM501State),
  1682. VMSTATE_UINT32(dc_panel_hwc_location, SM501State),
  1683. VMSTATE_UINT32(dc_panel_hwc_color_1_2, SM501State),
  1684. VMSTATE_UINT32(dc_panel_hwc_color_3, SM501State),
  1685. VMSTATE_UINT32(dc_video_control, SM501State),
  1686. VMSTATE_UINT32(dc_crt_control, SM501State),
  1687. VMSTATE_UINT32(dc_crt_fb_addr, SM501State),
  1688. VMSTATE_UINT32(dc_crt_fb_offset, SM501State),
  1689. VMSTATE_UINT32(dc_crt_h_total, SM501State),
  1690. VMSTATE_UINT32(dc_crt_h_sync, SM501State),
  1691. VMSTATE_UINT32(dc_crt_v_total, SM501State),
  1692. VMSTATE_UINT32(dc_crt_v_sync, SM501State),
  1693. VMSTATE_UINT32(dc_crt_hwc_addr, SM501State),
  1694. VMSTATE_UINT32(dc_crt_hwc_location, SM501State),
  1695. VMSTATE_UINT32(dc_crt_hwc_color_1_2, SM501State),
  1696. VMSTATE_UINT32(dc_crt_hwc_color_3, SM501State),
  1697. VMSTATE_UINT32(twoD_source, SM501State),
  1698. VMSTATE_UINT32(twoD_destination, SM501State),
  1699. VMSTATE_UINT32(twoD_dimension, SM501State),
  1700. VMSTATE_UINT32(twoD_control, SM501State),
  1701. VMSTATE_UINT32(twoD_pitch, SM501State),
  1702. VMSTATE_UINT32(twoD_foreground, SM501State),
  1703. VMSTATE_UINT32(twoD_background, SM501State),
  1704. VMSTATE_UINT32(twoD_stretch, SM501State),
  1705. VMSTATE_UINT32(twoD_color_compare, SM501State),
  1706. VMSTATE_UINT32(twoD_color_compare_mask, SM501State),
  1707. VMSTATE_UINT32(twoD_mask, SM501State),
  1708. VMSTATE_UINT32(twoD_clip_tl, SM501State),
  1709. VMSTATE_UINT32(twoD_clip_br, SM501State),
  1710. VMSTATE_UINT32(twoD_mono_pattern_low, SM501State),
  1711. VMSTATE_UINT32(twoD_mono_pattern_high, SM501State),
  1712. VMSTATE_UINT32(twoD_window_width, SM501State),
  1713. VMSTATE_UINT32(twoD_source_base, SM501State),
  1714. VMSTATE_UINT32(twoD_destination_base, SM501State),
  1715. VMSTATE_UINT32(twoD_alpha, SM501State),
  1716. VMSTATE_UINT32(twoD_wrap, SM501State),
  1717. /* Added in version 2 */
  1718. VMSTATE_UINT8(i2c_byte_count, SM501State),
  1719. VMSTATE_UINT8(i2c_status, SM501State),
  1720. VMSTATE_UINT8(i2c_addr, SM501State),
  1721. VMSTATE_UINT8_ARRAY(i2c_data, SM501State, 16),
  1722. VMSTATE_END_OF_LIST()
  1723. }
  1724. };
  1725. #define TYPE_SYSBUS_SM501 "sysbus-sm501"
  1726. #define SYSBUS_SM501(obj) \
  1727. OBJECT_CHECK(SM501SysBusState, (obj), TYPE_SYSBUS_SM501)
  1728. typedef struct {
  1729. /*< private >*/
  1730. SysBusDevice parent_obj;
  1731. /*< public >*/
  1732. SM501State state;
  1733. uint32_t vram_size;
  1734. uint32_t base;
  1735. SerialMM serial;
  1736. } SM501SysBusState;
  1737. static void sm501_realize_sysbus(DeviceState *dev, Error **errp)
  1738. {
  1739. SM501SysBusState *s = SYSBUS_SM501(dev);
  1740. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  1741. DeviceState *usb_dev;
  1742. MemoryRegion *mr;
  1743. sm501_init(&s->state, dev, s->vram_size);
  1744. if (get_local_mem_size(&s->state) != s->vram_size) {
  1745. error_setg(errp, "Invalid VRAM size, nearest valid size is %" PRIu32,
  1746. get_local_mem_size(&s->state));
  1747. return;
  1748. }
  1749. sysbus_init_mmio(sbd, &s->state.local_mem_region);
  1750. sysbus_init_mmio(sbd, &s->state.mmio_region);
  1751. /* bridge to usb host emulation module */
  1752. usb_dev = qdev_new("sysbus-ohci");
  1753. qdev_prop_set_uint32(usb_dev, "num-ports", 2);
  1754. qdev_prop_set_uint64(usb_dev, "dma-offset", s->base);
  1755. sysbus_realize_and_unref(SYS_BUS_DEVICE(usb_dev), &error_fatal);
  1756. memory_region_add_subregion(&s->state.mmio_region, SM501_USB_HOST,
  1757. sysbus_mmio_get_region(SYS_BUS_DEVICE(usb_dev), 0));
  1758. sysbus_pass_irq(sbd, SYS_BUS_DEVICE(usb_dev));
  1759. /* bridge to serial emulation module */
  1760. sysbus_realize(SYS_BUS_DEVICE(&s->serial), &error_fatal);
  1761. mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->serial), 0);
  1762. memory_region_add_subregion(&s->state.mmio_region, SM501_UART0, mr);
  1763. /* TODO : chain irq to IRL */
  1764. }
  1765. static Property sm501_sysbus_properties[] = {
  1766. DEFINE_PROP_UINT32("vram-size", SM501SysBusState, vram_size, 0),
  1767. DEFINE_PROP_UINT32("base", SM501SysBusState, base, 0),
  1768. DEFINE_PROP_END_OF_LIST(),
  1769. };
  1770. static void sm501_reset_sysbus(DeviceState *dev)
  1771. {
  1772. SM501SysBusState *s = SYSBUS_SM501(dev);
  1773. sm501_reset(&s->state);
  1774. }
  1775. static const VMStateDescription vmstate_sm501_sysbus = {
  1776. .name = TYPE_SYSBUS_SM501,
  1777. .version_id = 2,
  1778. .minimum_version_id = 2,
  1779. .fields = (VMStateField[]) {
  1780. VMSTATE_STRUCT(state, SM501SysBusState, 1,
  1781. vmstate_sm501_state, SM501State),
  1782. VMSTATE_END_OF_LIST()
  1783. }
  1784. };
  1785. static void sm501_sysbus_class_init(ObjectClass *klass, void *data)
  1786. {
  1787. DeviceClass *dc = DEVICE_CLASS(klass);
  1788. dc->realize = sm501_realize_sysbus;
  1789. set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
  1790. dc->desc = "SM501 Multimedia Companion";
  1791. device_class_set_props(dc, sm501_sysbus_properties);
  1792. dc->reset = sm501_reset_sysbus;
  1793. dc->vmsd = &vmstate_sm501_sysbus;
  1794. }
  1795. static void sm501_sysbus_init(Object *o)
  1796. {
  1797. SM501SysBusState *sm501 = SYSBUS_SM501(o);
  1798. SerialMM *smm = &sm501->serial;
  1799. object_initialize_child(o, "serial", smm, TYPE_SERIAL_MM);
  1800. qdev_set_legacy_instance_id(DEVICE(smm), SM501_UART0, 2);
  1801. qdev_prop_set_uint8(DEVICE(smm), "regshift", 2);
  1802. qdev_prop_set_uint8(DEVICE(smm), "endianness", DEVICE_LITTLE_ENDIAN);
  1803. object_property_add_alias(o, "chardev",
  1804. OBJECT(smm), "chardev");
  1805. }
  1806. static const TypeInfo sm501_sysbus_info = {
  1807. .name = TYPE_SYSBUS_SM501,
  1808. .parent = TYPE_SYS_BUS_DEVICE,
  1809. .instance_size = sizeof(SM501SysBusState),
  1810. .class_init = sm501_sysbus_class_init,
  1811. .instance_init = sm501_sysbus_init,
  1812. };
  1813. #define TYPE_PCI_SM501 "sm501"
  1814. #define PCI_SM501(obj) OBJECT_CHECK(SM501PCIState, (obj), TYPE_PCI_SM501)
  1815. typedef struct {
  1816. /*< private >*/
  1817. PCIDevice parent_obj;
  1818. /*< public >*/
  1819. SM501State state;
  1820. uint32_t vram_size;
  1821. } SM501PCIState;
  1822. static void sm501_realize_pci(PCIDevice *dev, Error **errp)
  1823. {
  1824. SM501PCIState *s = PCI_SM501(dev);
  1825. sm501_init(&s->state, DEVICE(dev), s->vram_size);
  1826. if (get_local_mem_size(&s->state) != s->vram_size) {
  1827. error_setg(errp, "Invalid VRAM size, nearest valid size is %" PRIu32,
  1828. get_local_mem_size(&s->state));
  1829. return;
  1830. }
  1831. pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY,
  1832. &s->state.local_mem_region);
  1833. pci_register_bar(dev, 1, PCI_BASE_ADDRESS_SPACE_MEMORY,
  1834. &s->state.mmio_region);
  1835. }
  1836. static Property sm501_pci_properties[] = {
  1837. DEFINE_PROP_UINT32("vram-size", SM501PCIState, vram_size, 64 * MiB),
  1838. DEFINE_PROP_END_OF_LIST(),
  1839. };
  1840. static void sm501_reset_pci(DeviceState *dev)
  1841. {
  1842. SM501PCIState *s = PCI_SM501(dev);
  1843. sm501_reset(&s->state);
  1844. /* Bits 2:0 of misc_control register is 001 for PCI */
  1845. s->state.misc_control |= 1;
  1846. }
  1847. static const VMStateDescription vmstate_sm501_pci = {
  1848. .name = TYPE_PCI_SM501,
  1849. .version_id = 2,
  1850. .minimum_version_id = 2,
  1851. .fields = (VMStateField[]) {
  1852. VMSTATE_PCI_DEVICE(parent_obj, SM501PCIState),
  1853. VMSTATE_STRUCT(state, SM501PCIState, 1,
  1854. vmstate_sm501_state, SM501State),
  1855. VMSTATE_END_OF_LIST()
  1856. }
  1857. };
  1858. static void sm501_pci_class_init(ObjectClass *klass, void *data)
  1859. {
  1860. DeviceClass *dc = DEVICE_CLASS(klass);
  1861. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  1862. k->realize = sm501_realize_pci;
  1863. k->vendor_id = PCI_VENDOR_ID_SILICON_MOTION;
  1864. k->device_id = PCI_DEVICE_ID_SM501;
  1865. k->class_id = PCI_CLASS_DISPLAY_OTHER;
  1866. set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
  1867. dc->desc = "SM501 Display Controller";
  1868. device_class_set_props(dc, sm501_pci_properties);
  1869. dc->reset = sm501_reset_pci;
  1870. dc->hotpluggable = false;
  1871. dc->vmsd = &vmstate_sm501_pci;
  1872. }
  1873. static const TypeInfo sm501_pci_info = {
  1874. .name = TYPE_PCI_SM501,
  1875. .parent = TYPE_PCI_DEVICE,
  1876. .instance_size = sizeof(SM501PCIState),
  1877. .class_init = sm501_pci_class_init,
  1878. .interfaces = (InterfaceInfo[]) {
  1879. { INTERFACE_CONVENTIONAL_PCI_DEVICE },
  1880. { },
  1881. },
  1882. };
  1883. static void sm501_register_types(void)
  1884. {
  1885. type_register_static(&sm501_sysbus_info);
  1886. type_register_static(&sm501_pci_info);
  1887. }
  1888. type_init(sm501_register_types)