ati_2d.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204
  1. /*
  2. * QEMU ATI SVGA emulation
  3. * 2D engine functions
  4. *
  5. * Copyright (c) 2019 BALATON Zoltan
  6. *
  7. * This work is licensed under the GNU GPL license version 2 or later.
  8. */
  9. #include "qemu/osdep.h"
  10. #include "ati_int.h"
  11. #include "ati_regs.h"
  12. #include "qemu/log.h"
  13. #include "ui/pixel_ops.h"
  14. /*
  15. * NOTE:
  16. * This is 2D _acceleration_ and supposed to be fast. Therefore, don't try to
  17. * reinvent the wheel (unlikely to get better with a naive implementation than
  18. * existing libraries) and avoid (poorly) reimplementing gfx primitives.
  19. * That is unnecessary and would become a performance problem. Instead, try to
  20. * map to and reuse existing optimised facilities (e.g. pixman) wherever
  21. * possible.
  22. */
  23. static int ati_bpp_from_datatype(ATIVGAState *s)
  24. {
  25. switch (s->regs.dp_datatype & 0xf) {
  26. case 2:
  27. return 8;
  28. case 3:
  29. case 4:
  30. return 16;
  31. case 5:
  32. return 24;
  33. case 6:
  34. return 32;
  35. default:
  36. qemu_log_mask(LOG_UNIMP, "Unknown dst datatype %d\n",
  37. s->regs.dp_datatype & 0xf);
  38. return 0;
  39. }
  40. }
  41. #define DEFAULT_CNTL (s->regs.dp_gui_master_cntl & GMC_DST_PITCH_OFFSET_CNTL)
  42. void ati_2d_blt(ATIVGAState *s)
  43. {
  44. /* FIXME it is probably more complex than this and may need to be */
  45. /* rewritten but for now as a start just to get some output: */
  46. DisplaySurface *ds = qemu_console_surface(s->vga.con);
  47. DPRINTF("%p %u ds: %p %d %d rop: %x\n", s->vga.vram_ptr,
  48. s->vga.vbe_start_addr, surface_data(ds), surface_stride(ds),
  49. surface_bits_per_pixel(ds),
  50. (s->regs.dp_mix & GMC_ROP3_MASK) >> 16);
  51. unsigned dst_x = (s->regs.dp_cntl & DST_X_LEFT_TO_RIGHT ?
  52. s->regs.dst_x : s->regs.dst_x + 1 - s->regs.dst_width);
  53. unsigned dst_y = (s->regs.dp_cntl & DST_Y_TOP_TO_BOTTOM ?
  54. s->regs.dst_y : s->regs.dst_y + 1 - s->regs.dst_height);
  55. int bpp = ati_bpp_from_datatype(s);
  56. if (!bpp) {
  57. qemu_log_mask(LOG_GUEST_ERROR, "Invalid bpp\n");
  58. return;
  59. }
  60. int dst_stride = DEFAULT_CNTL ? s->regs.dst_pitch : s->regs.default_pitch;
  61. if (!dst_stride) {
  62. qemu_log_mask(LOG_GUEST_ERROR, "Zero dest pitch\n");
  63. return;
  64. }
  65. uint8_t *dst_bits = s->vga.vram_ptr + (DEFAULT_CNTL ?
  66. s->regs.dst_offset : s->regs.default_offset);
  67. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  68. dst_bits += s->regs.crtc_offset & 0x07ffffff;
  69. dst_stride *= bpp;
  70. }
  71. uint8_t *end = s->vga.vram_ptr + s->vga.vram_size;
  72. if (dst_bits >= end || dst_bits + dst_x + (dst_y + s->regs.dst_height) *
  73. dst_stride >= end) {
  74. qemu_log_mask(LOG_UNIMP, "blt outside vram not implemented\n");
  75. return;
  76. }
  77. DPRINTF("%d %d %d, %d %d %d, (%d,%d) -> (%d,%d) %dx%d %c %c\n",
  78. s->regs.src_offset, s->regs.dst_offset, s->regs.default_offset,
  79. s->regs.src_pitch, s->regs.dst_pitch, s->regs.default_pitch,
  80. s->regs.src_x, s->regs.src_y, s->regs.dst_x, s->regs.dst_y,
  81. s->regs.dst_width, s->regs.dst_height,
  82. (s->regs.dp_cntl & DST_X_LEFT_TO_RIGHT ? '>' : '<'),
  83. (s->regs.dp_cntl & DST_Y_TOP_TO_BOTTOM ? 'v' : '^'));
  84. switch (s->regs.dp_mix & GMC_ROP3_MASK) {
  85. case ROP3_SRCCOPY:
  86. {
  87. unsigned src_x = (s->regs.dp_cntl & DST_X_LEFT_TO_RIGHT ?
  88. s->regs.src_x : s->regs.src_x + 1 - s->regs.dst_width);
  89. unsigned src_y = (s->regs.dp_cntl & DST_Y_TOP_TO_BOTTOM ?
  90. s->regs.src_y : s->regs.src_y + 1 - s->regs.dst_height);
  91. int src_stride = DEFAULT_CNTL ?
  92. s->regs.src_pitch : s->regs.default_pitch;
  93. if (!src_stride) {
  94. qemu_log_mask(LOG_GUEST_ERROR, "Zero source pitch\n");
  95. return;
  96. }
  97. uint8_t *src_bits = s->vga.vram_ptr + (DEFAULT_CNTL ?
  98. s->regs.src_offset : s->regs.default_offset);
  99. if (s->dev_id == PCI_DEVICE_ID_ATI_RAGE128_PF) {
  100. src_bits += s->regs.crtc_offset & 0x07ffffff;
  101. src_stride *= bpp;
  102. }
  103. if (src_bits >= end || src_bits + src_x +
  104. (src_y + s->regs.dst_height) * src_stride >= end) {
  105. qemu_log_mask(LOG_UNIMP, "blt outside vram not implemented\n");
  106. return;
  107. }
  108. src_stride /= sizeof(uint32_t);
  109. dst_stride /= sizeof(uint32_t);
  110. DPRINTF("pixman_blt(%p, %p, %d, %d, %d, %d, %d, %d, %d, %d, %d, %d)\n",
  111. src_bits, dst_bits, src_stride, dst_stride, bpp, bpp,
  112. src_x, src_y, dst_x, dst_y,
  113. s->regs.dst_width, s->regs.dst_height);
  114. if (s->regs.dp_cntl & DST_X_LEFT_TO_RIGHT &&
  115. s->regs.dp_cntl & DST_Y_TOP_TO_BOTTOM) {
  116. pixman_blt((uint32_t *)src_bits, (uint32_t *)dst_bits,
  117. src_stride, dst_stride, bpp, bpp,
  118. src_x, src_y, dst_x, dst_y,
  119. s->regs.dst_width, s->regs.dst_height);
  120. } else {
  121. /* FIXME: We only really need a temporary if src and dst overlap */
  122. int llb = s->regs.dst_width * (bpp / 8);
  123. int tmp_stride = DIV_ROUND_UP(llb, sizeof(uint32_t));
  124. uint32_t *tmp = g_malloc(tmp_stride * sizeof(uint32_t) *
  125. s->regs.dst_height);
  126. pixman_blt((uint32_t *)src_bits, tmp,
  127. src_stride, tmp_stride, bpp, bpp,
  128. src_x, src_y, 0, 0,
  129. s->regs.dst_width, s->regs.dst_height);
  130. pixman_blt(tmp, (uint32_t *)dst_bits,
  131. tmp_stride, dst_stride, bpp, bpp,
  132. 0, 0, dst_x, dst_y,
  133. s->regs.dst_width, s->regs.dst_height);
  134. g_free(tmp);
  135. }
  136. if (dst_bits >= s->vga.vram_ptr + s->vga.vbe_start_addr &&
  137. dst_bits < s->vga.vram_ptr + s->vga.vbe_start_addr +
  138. s->vga.vbe_regs[VBE_DISPI_INDEX_YRES] * s->vga.vbe_line_offset) {
  139. memory_region_set_dirty(&s->vga.vram, s->vga.vbe_start_addr +
  140. s->regs.dst_offset +
  141. dst_y * surface_stride(ds),
  142. s->regs.dst_height * surface_stride(ds));
  143. }
  144. s->regs.dst_x = (s->regs.dp_cntl & DST_X_LEFT_TO_RIGHT ?
  145. dst_x + s->regs.dst_width : dst_x);
  146. s->regs.dst_y = (s->regs.dp_cntl & DST_Y_TOP_TO_BOTTOM ?
  147. dst_y + s->regs.dst_height : dst_y);
  148. break;
  149. }
  150. case ROP3_PATCOPY:
  151. case ROP3_BLACKNESS:
  152. case ROP3_WHITENESS:
  153. {
  154. uint32_t filler = 0;
  155. switch (s->regs.dp_mix & GMC_ROP3_MASK) {
  156. case ROP3_PATCOPY:
  157. filler = s->regs.dp_brush_frgd_clr;
  158. break;
  159. case ROP3_BLACKNESS:
  160. filler = 0xffUL << 24 | rgb_to_pixel32(s->vga.palette[0],
  161. s->vga.palette[1], s->vga.palette[2]);
  162. break;
  163. case ROP3_WHITENESS:
  164. filler = 0xffUL << 24 | rgb_to_pixel32(s->vga.palette[3],
  165. s->vga.palette[4], s->vga.palette[5]);
  166. break;
  167. }
  168. dst_stride /= sizeof(uint32_t);
  169. DPRINTF("pixman_fill(%p, %d, %d, %d, %d, %d, %d, %x)\n",
  170. dst_bits, dst_stride, bpp,
  171. s->regs.dst_x, s->regs.dst_y,
  172. s->regs.dst_width, s->regs.dst_height,
  173. filler);
  174. pixman_fill((uint32_t *)dst_bits, dst_stride, bpp,
  175. s->regs.dst_x, s->regs.dst_y,
  176. s->regs.dst_width, s->regs.dst_height,
  177. filler);
  178. if (dst_bits >= s->vga.vram_ptr + s->vga.vbe_start_addr &&
  179. dst_bits < s->vga.vram_ptr + s->vga.vbe_start_addr +
  180. s->vga.vbe_regs[VBE_DISPI_INDEX_YRES] * s->vga.vbe_line_offset) {
  181. memory_region_set_dirty(&s->vga.vram, s->vga.vbe_start_addr +
  182. s->regs.dst_offset +
  183. dst_y * surface_stride(ds),
  184. s->regs.dst_height * surface_stride(ds));
  185. }
  186. s->regs.dst_y = (s->regs.dp_cntl & DST_Y_TOP_TO_BOTTOM ?
  187. dst_y + s->regs.dst_height : dst_y);
  188. break;
  189. }
  190. default:
  191. qemu_log_mask(LOG_UNIMP, "Unimplemented ati_2d blt op %x\n",
  192. (s->regs.dp_mix & GMC_ROP3_MASK) >> 16);
  193. }
  194. }