2
0

xilinx_uartlite.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256
  1. /*
  2. * QEMU model of Xilinx uartlite.
  3. *
  4. * Copyright (c) 2009 Edgar E. Iglesias.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "qemu/log.h"
  26. #include "hw/irq.h"
  27. #include "hw/qdev-properties.h"
  28. #include "hw/sysbus.h"
  29. #include "qemu/module.h"
  30. #include "chardev/char-fe.h"
  31. #define DUART(x)
  32. #define R_RX 0
  33. #define R_TX 1
  34. #define R_STATUS 2
  35. #define R_CTRL 3
  36. #define R_MAX 4
  37. #define STATUS_RXVALID 0x01
  38. #define STATUS_RXFULL 0x02
  39. #define STATUS_TXEMPTY 0x04
  40. #define STATUS_TXFULL 0x08
  41. #define STATUS_IE 0x10
  42. #define STATUS_OVERRUN 0x20
  43. #define STATUS_FRAME 0x40
  44. #define STATUS_PARITY 0x80
  45. #define CONTROL_RST_TX 0x01
  46. #define CONTROL_RST_RX 0x02
  47. #define CONTROL_IE 0x10
  48. #define TYPE_XILINX_UARTLITE "xlnx.xps-uartlite"
  49. #define XILINX_UARTLITE(obj) \
  50. OBJECT_CHECK(XilinxUARTLite, (obj), TYPE_XILINX_UARTLITE)
  51. typedef struct XilinxUARTLite {
  52. SysBusDevice parent_obj;
  53. MemoryRegion mmio;
  54. CharBackend chr;
  55. qemu_irq irq;
  56. uint8_t rx_fifo[8];
  57. unsigned int rx_fifo_pos;
  58. unsigned int rx_fifo_len;
  59. uint32_t regs[R_MAX];
  60. } XilinxUARTLite;
  61. static void uart_update_irq(XilinxUARTLite *s)
  62. {
  63. unsigned int irq;
  64. if (s->rx_fifo_len)
  65. s->regs[R_STATUS] |= STATUS_IE;
  66. irq = (s->regs[R_STATUS] & STATUS_IE) && (s->regs[R_CTRL] & CONTROL_IE);
  67. qemu_set_irq(s->irq, irq);
  68. }
  69. static void uart_update_status(XilinxUARTLite *s)
  70. {
  71. uint32_t r;
  72. r = s->regs[R_STATUS];
  73. r &= ~7;
  74. r |= 1 << 2; /* Tx fifo is always empty. We are fast :) */
  75. r |= (s->rx_fifo_len == sizeof (s->rx_fifo)) << 1;
  76. r |= (!!s->rx_fifo_len);
  77. s->regs[R_STATUS] = r;
  78. }
  79. static void xilinx_uartlite_reset(DeviceState *dev)
  80. {
  81. uart_update_status(XILINX_UARTLITE(dev));
  82. }
  83. static uint64_t
  84. uart_read(void *opaque, hwaddr addr, unsigned int size)
  85. {
  86. XilinxUARTLite *s = opaque;
  87. uint32_t r = 0;
  88. addr >>= 2;
  89. switch (addr)
  90. {
  91. case R_RX:
  92. r = s->rx_fifo[(s->rx_fifo_pos - s->rx_fifo_len) & 7];
  93. if (s->rx_fifo_len)
  94. s->rx_fifo_len--;
  95. uart_update_status(s);
  96. uart_update_irq(s);
  97. qemu_chr_fe_accept_input(&s->chr);
  98. break;
  99. default:
  100. if (addr < ARRAY_SIZE(s->regs))
  101. r = s->regs[addr];
  102. DUART(qemu_log("%s addr=%x v=%x\n", __func__, addr, r));
  103. break;
  104. }
  105. return r;
  106. }
  107. static void
  108. uart_write(void *opaque, hwaddr addr,
  109. uint64_t val64, unsigned int size)
  110. {
  111. XilinxUARTLite *s = opaque;
  112. uint32_t value = val64;
  113. unsigned char ch = value;
  114. addr >>= 2;
  115. switch (addr)
  116. {
  117. case R_STATUS:
  118. qemu_log_mask(LOG_GUEST_ERROR, "%s: write to UART STATUS\n",
  119. __func__);
  120. break;
  121. case R_CTRL:
  122. if (value & CONTROL_RST_RX) {
  123. s->rx_fifo_pos = 0;
  124. s->rx_fifo_len = 0;
  125. }
  126. s->regs[addr] = value;
  127. break;
  128. case R_TX:
  129. /* XXX this blocks entire thread. Rewrite to use
  130. * qemu_chr_fe_write and background I/O callbacks */
  131. qemu_chr_fe_write_all(&s->chr, &ch, 1);
  132. s->regs[addr] = value;
  133. /* hax. */
  134. s->regs[R_STATUS] |= STATUS_IE;
  135. break;
  136. default:
  137. DUART(printf("%s addr=%x v=%x\n", __func__, addr, value));
  138. if (addr < ARRAY_SIZE(s->regs))
  139. s->regs[addr] = value;
  140. break;
  141. }
  142. uart_update_status(s);
  143. uart_update_irq(s);
  144. }
  145. static const MemoryRegionOps uart_ops = {
  146. .read = uart_read,
  147. .write = uart_write,
  148. .endianness = DEVICE_NATIVE_ENDIAN,
  149. .valid = {
  150. .min_access_size = 1,
  151. .max_access_size = 4
  152. }
  153. };
  154. static Property xilinx_uartlite_properties[] = {
  155. DEFINE_PROP_CHR("chardev", XilinxUARTLite, chr),
  156. DEFINE_PROP_END_OF_LIST(),
  157. };
  158. static void uart_rx(void *opaque, const uint8_t *buf, int size)
  159. {
  160. XilinxUARTLite *s = opaque;
  161. /* Got a byte. */
  162. if (s->rx_fifo_len >= 8) {
  163. printf("WARNING: UART dropped char.\n");
  164. return;
  165. }
  166. s->rx_fifo[s->rx_fifo_pos] = *buf;
  167. s->rx_fifo_pos++;
  168. s->rx_fifo_pos &= 0x7;
  169. s->rx_fifo_len++;
  170. uart_update_status(s);
  171. uart_update_irq(s);
  172. }
  173. static int uart_can_rx(void *opaque)
  174. {
  175. XilinxUARTLite *s = opaque;
  176. return s->rx_fifo_len < sizeof(s->rx_fifo);
  177. }
  178. static void uart_event(void *opaque, QEMUChrEvent event)
  179. {
  180. }
  181. static void xilinx_uartlite_realize(DeviceState *dev, Error **errp)
  182. {
  183. XilinxUARTLite *s = XILINX_UARTLITE(dev);
  184. qemu_chr_fe_set_handlers(&s->chr, uart_can_rx, uart_rx,
  185. uart_event, NULL, s, NULL, true);
  186. }
  187. static void xilinx_uartlite_init(Object *obj)
  188. {
  189. XilinxUARTLite *s = XILINX_UARTLITE(obj);
  190. sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq);
  191. memory_region_init_io(&s->mmio, obj, &uart_ops, s,
  192. "xlnx.xps-uartlite", R_MAX * 4);
  193. sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio);
  194. }
  195. static void xilinx_uartlite_class_init(ObjectClass *klass, void *data)
  196. {
  197. DeviceClass *dc = DEVICE_CLASS(klass);
  198. dc->reset = xilinx_uartlite_reset;
  199. dc->realize = xilinx_uartlite_realize;
  200. device_class_set_props(dc, xilinx_uartlite_properties);
  201. }
  202. static const TypeInfo xilinx_uartlite_info = {
  203. .name = TYPE_XILINX_UARTLITE,
  204. .parent = TYPE_SYS_BUS_DEVICE,
  205. .instance_size = sizeof(XilinxUARTLite),
  206. .instance_init = xilinx_uartlite_init,
  207. .class_init = xilinx_uartlite_class_init,
  208. };
  209. static void xilinx_uart_register_types(void)
  210. {
  211. type_register_static(&xilinx_uartlite_info);
  212. }
  213. type_init(xilinx_uart_register_types)