parallel.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668
  1. /*
  2. * QEMU Parallel PORT emulation
  3. *
  4. * Copyright (c) 2003-2005 Fabrice Bellard
  5. * Copyright (c) 2007 Marko Kohtala
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. */
  25. #include "qemu/osdep.h"
  26. #include "qapi/error.h"
  27. #include "qemu/module.h"
  28. #include "chardev/char-parallel.h"
  29. #include "chardev/char-fe.h"
  30. #include "hw/acpi/aml-build.h"
  31. #include "hw/irq.h"
  32. #include "hw/isa/isa.h"
  33. #include "hw/qdev-properties.h"
  34. #include "migration/vmstate.h"
  35. #include "hw/char/parallel.h"
  36. #include "sysemu/reset.h"
  37. #include "sysemu/sysemu.h"
  38. #include "trace.h"
  39. //#define DEBUG_PARALLEL
  40. #ifdef DEBUG_PARALLEL
  41. #define pdebug(fmt, ...) printf("pp: " fmt, ## __VA_ARGS__)
  42. #else
  43. #define pdebug(fmt, ...) ((void)0)
  44. #endif
  45. #define PARA_REG_DATA 0
  46. #define PARA_REG_STS 1
  47. #define PARA_REG_CTR 2
  48. #define PARA_REG_EPP_ADDR 3
  49. #define PARA_REG_EPP_DATA 4
  50. /*
  51. * These are the definitions for the Printer Status Register
  52. */
  53. #define PARA_STS_BUSY 0x80 /* Busy complement */
  54. #define PARA_STS_ACK 0x40 /* Acknowledge */
  55. #define PARA_STS_PAPER 0x20 /* Out of paper */
  56. #define PARA_STS_ONLINE 0x10 /* Online */
  57. #define PARA_STS_ERROR 0x08 /* Error complement */
  58. #define PARA_STS_TMOUT 0x01 /* EPP timeout */
  59. /*
  60. * These are the definitions for the Printer Control Register
  61. */
  62. #define PARA_CTR_DIR 0x20 /* Direction (1=read, 0=write) */
  63. #define PARA_CTR_INTEN 0x10 /* IRQ Enable */
  64. #define PARA_CTR_SELECT 0x08 /* Select In complement */
  65. #define PARA_CTR_INIT 0x04 /* Initialize Printer complement */
  66. #define PARA_CTR_AUTOLF 0x02 /* Auto linefeed complement */
  67. #define PARA_CTR_STROBE 0x01 /* Strobe complement */
  68. #define PARA_CTR_SIGNAL (PARA_CTR_SELECT|PARA_CTR_INIT|PARA_CTR_AUTOLF|PARA_CTR_STROBE)
  69. typedef struct ParallelState {
  70. MemoryRegion iomem;
  71. uint8_t dataw;
  72. uint8_t datar;
  73. uint8_t status;
  74. uint8_t control;
  75. qemu_irq irq;
  76. int irq_pending;
  77. CharBackend chr;
  78. int hw_driver;
  79. int epp_timeout;
  80. uint32_t last_read_offset; /* For debugging */
  81. /* Memory-mapped interface */
  82. int it_shift;
  83. PortioList portio_list;
  84. } ParallelState;
  85. #define TYPE_ISA_PARALLEL "isa-parallel"
  86. #define ISA_PARALLEL(obj) \
  87. OBJECT_CHECK(ISAParallelState, (obj), TYPE_ISA_PARALLEL)
  88. typedef struct ISAParallelState {
  89. ISADevice parent_obj;
  90. uint32_t index;
  91. uint32_t iobase;
  92. uint32_t isairq;
  93. ParallelState state;
  94. } ISAParallelState;
  95. static void parallel_update_irq(ParallelState *s)
  96. {
  97. if (s->irq_pending)
  98. qemu_irq_raise(s->irq);
  99. else
  100. qemu_irq_lower(s->irq);
  101. }
  102. static void
  103. parallel_ioport_write_sw(void *opaque, uint32_t addr, uint32_t val)
  104. {
  105. ParallelState *s = opaque;
  106. addr &= 7;
  107. trace_parallel_ioport_write("SW", addr, val);
  108. switch(addr) {
  109. case PARA_REG_DATA:
  110. s->dataw = val;
  111. parallel_update_irq(s);
  112. break;
  113. case PARA_REG_CTR:
  114. val |= 0xc0;
  115. if ((val & PARA_CTR_INIT) == 0 ) {
  116. s->status = PARA_STS_BUSY;
  117. s->status |= PARA_STS_ACK;
  118. s->status |= PARA_STS_ONLINE;
  119. s->status |= PARA_STS_ERROR;
  120. }
  121. else if (val & PARA_CTR_SELECT) {
  122. if (val & PARA_CTR_STROBE) {
  123. s->status &= ~PARA_STS_BUSY;
  124. if ((s->control & PARA_CTR_STROBE) == 0)
  125. /* XXX this blocks entire thread. Rewrite to use
  126. * qemu_chr_fe_write and background I/O callbacks */
  127. qemu_chr_fe_write_all(&s->chr, &s->dataw, 1);
  128. } else {
  129. if (s->control & PARA_CTR_INTEN) {
  130. s->irq_pending = 1;
  131. }
  132. }
  133. }
  134. parallel_update_irq(s);
  135. s->control = val;
  136. break;
  137. }
  138. }
  139. static void parallel_ioport_write_hw(void *opaque, uint32_t addr, uint32_t val)
  140. {
  141. ParallelState *s = opaque;
  142. uint8_t parm = val;
  143. int dir;
  144. /* Sometimes programs do several writes for timing purposes on old
  145. HW. Take care not to waste time on writes that do nothing. */
  146. s->last_read_offset = ~0U;
  147. addr &= 7;
  148. trace_parallel_ioport_write("HW", addr, val);
  149. switch(addr) {
  150. case PARA_REG_DATA:
  151. if (s->dataw == val)
  152. return;
  153. pdebug("wd%02x\n", val);
  154. qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_PP_WRITE_DATA, &parm);
  155. s->dataw = val;
  156. break;
  157. case PARA_REG_STS:
  158. pdebug("ws%02x\n", val);
  159. if (val & PARA_STS_TMOUT)
  160. s->epp_timeout = 0;
  161. break;
  162. case PARA_REG_CTR:
  163. val |= 0xc0;
  164. if (s->control == val)
  165. return;
  166. pdebug("wc%02x\n", val);
  167. if ((val & PARA_CTR_DIR) != (s->control & PARA_CTR_DIR)) {
  168. if (val & PARA_CTR_DIR) {
  169. dir = 1;
  170. } else {
  171. dir = 0;
  172. }
  173. qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_PP_DATA_DIR, &dir);
  174. parm &= ~PARA_CTR_DIR;
  175. }
  176. qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_PP_WRITE_CONTROL, &parm);
  177. s->control = val;
  178. break;
  179. case PARA_REG_EPP_ADDR:
  180. if ((s->control & (PARA_CTR_DIR|PARA_CTR_SIGNAL)) != PARA_CTR_INIT)
  181. /* Controls not correct for EPP address cycle, so do nothing */
  182. pdebug("wa%02x s\n", val);
  183. else {
  184. struct ParallelIOArg ioarg = { .buffer = &parm, .count = 1 };
  185. if (qemu_chr_fe_ioctl(&s->chr,
  186. CHR_IOCTL_PP_EPP_WRITE_ADDR, &ioarg)) {
  187. s->epp_timeout = 1;
  188. pdebug("wa%02x t\n", val);
  189. }
  190. else
  191. pdebug("wa%02x\n", val);
  192. }
  193. break;
  194. case PARA_REG_EPP_DATA:
  195. if ((s->control & (PARA_CTR_DIR|PARA_CTR_SIGNAL)) != PARA_CTR_INIT)
  196. /* Controls not correct for EPP data cycle, so do nothing */
  197. pdebug("we%02x s\n", val);
  198. else {
  199. struct ParallelIOArg ioarg = { .buffer = &parm, .count = 1 };
  200. if (qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_PP_EPP_WRITE, &ioarg)) {
  201. s->epp_timeout = 1;
  202. pdebug("we%02x t\n", val);
  203. }
  204. else
  205. pdebug("we%02x\n", val);
  206. }
  207. break;
  208. }
  209. }
  210. static void
  211. parallel_ioport_eppdata_write_hw2(void *opaque, uint32_t addr, uint32_t val)
  212. {
  213. ParallelState *s = opaque;
  214. uint16_t eppdata = cpu_to_le16(val);
  215. int err;
  216. struct ParallelIOArg ioarg = {
  217. .buffer = &eppdata, .count = sizeof(eppdata)
  218. };
  219. trace_parallel_ioport_write("EPP", addr, val);
  220. if ((s->control & (PARA_CTR_DIR|PARA_CTR_SIGNAL)) != PARA_CTR_INIT) {
  221. /* Controls not correct for EPP data cycle, so do nothing */
  222. pdebug("we%04x s\n", val);
  223. return;
  224. }
  225. err = qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_PP_EPP_WRITE, &ioarg);
  226. if (err) {
  227. s->epp_timeout = 1;
  228. pdebug("we%04x t\n", val);
  229. }
  230. else
  231. pdebug("we%04x\n", val);
  232. }
  233. static void
  234. parallel_ioport_eppdata_write_hw4(void *opaque, uint32_t addr, uint32_t val)
  235. {
  236. ParallelState *s = opaque;
  237. uint32_t eppdata = cpu_to_le32(val);
  238. int err;
  239. struct ParallelIOArg ioarg = {
  240. .buffer = &eppdata, .count = sizeof(eppdata)
  241. };
  242. trace_parallel_ioport_write("EPP", addr, val);
  243. if ((s->control & (PARA_CTR_DIR|PARA_CTR_SIGNAL)) != PARA_CTR_INIT) {
  244. /* Controls not correct for EPP data cycle, so do nothing */
  245. pdebug("we%08x s\n", val);
  246. return;
  247. }
  248. err = qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_PP_EPP_WRITE, &ioarg);
  249. if (err) {
  250. s->epp_timeout = 1;
  251. pdebug("we%08x t\n", val);
  252. }
  253. else
  254. pdebug("we%08x\n", val);
  255. }
  256. static uint32_t parallel_ioport_read_sw(void *opaque, uint32_t addr)
  257. {
  258. ParallelState *s = opaque;
  259. uint32_t ret = 0xff;
  260. addr &= 7;
  261. switch(addr) {
  262. case PARA_REG_DATA:
  263. if (s->control & PARA_CTR_DIR)
  264. ret = s->datar;
  265. else
  266. ret = s->dataw;
  267. break;
  268. case PARA_REG_STS:
  269. ret = s->status;
  270. s->irq_pending = 0;
  271. if ((s->status & PARA_STS_BUSY) == 0 && (s->control & PARA_CTR_STROBE) == 0) {
  272. /* XXX Fixme: wait 5 microseconds */
  273. if (s->status & PARA_STS_ACK)
  274. s->status &= ~PARA_STS_ACK;
  275. else {
  276. /* XXX Fixme: wait 5 microseconds */
  277. s->status |= PARA_STS_ACK;
  278. s->status |= PARA_STS_BUSY;
  279. }
  280. }
  281. parallel_update_irq(s);
  282. break;
  283. case PARA_REG_CTR:
  284. ret = s->control;
  285. break;
  286. }
  287. trace_parallel_ioport_read("SW", addr, ret);
  288. return ret;
  289. }
  290. static uint32_t parallel_ioport_read_hw(void *opaque, uint32_t addr)
  291. {
  292. ParallelState *s = opaque;
  293. uint8_t ret = 0xff;
  294. addr &= 7;
  295. switch(addr) {
  296. case PARA_REG_DATA:
  297. qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_PP_READ_DATA, &ret);
  298. if (s->last_read_offset != addr || s->datar != ret)
  299. pdebug("rd%02x\n", ret);
  300. s->datar = ret;
  301. break;
  302. case PARA_REG_STS:
  303. qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_PP_READ_STATUS, &ret);
  304. ret &= ~PARA_STS_TMOUT;
  305. if (s->epp_timeout)
  306. ret |= PARA_STS_TMOUT;
  307. if (s->last_read_offset != addr || s->status != ret)
  308. pdebug("rs%02x\n", ret);
  309. s->status = ret;
  310. break;
  311. case PARA_REG_CTR:
  312. /* s->control has some bits fixed to 1. It is zero only when
  313. it has not been yet written to. */
  314. if (s->control == 0) {
  315. qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_PP_READ_CONTROL, &ret);
  316. if (s->last_read_offset != addr)
  317. pdebug("rc%02x\n", ret);
  318. s->control = ret;
  319. }
  320. else {
  321. ret = s->control;
  322. if (s->last_read_offset != addr)
  323. pdebug("rc%02x\n", ret);
  324. }
  325. break;
  326. case PARA_REG_EPP_ADDR:
  327. if ((s->control & (PARA_CTR_DIR | PARA_CTR_SIGNAL)) !=
  328. (PARA_CTR_DIR | PARA_CTR_INIT))
  329. /* Controls not correct for EPP addr cycle, so do nothing */
  330. pdebug("ra%02x s\n", ret);
  331. else {
  332. struct ParallelIOArg ioarg = { .buffer = &ret, .count = 1 };
  333. if (qemu_chr_fe_ioctl(&s->chr,
  334. CHR_IOCTL_PP_EPP_READ_ADDR, &ioarg)) {
  335. s->epp_timeout = 1;
  336. pdebug("ra%02x t\n", ret);
  337. }
  338. else
  339. pdebug("ra%02x\n", ret);
  340. }
  341. break;
  342. case PARA_REG_EPP_DATA:
  343. if ((s->control & (PARA_CTR_DIR | PARA_CTR_SIGNAL)) !=
  344. (PARA_CTR_DIR | PARA_CTR_INIT))
  345. /* Controls not correct for EPP data cycle, so do nothing */
  346. pdebug("re%02x s\n", ret);
  347. else {
  348. struct ParallelIOArg ioarg = { .buffer = &ret, .count = 1 };
  349. if (qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_PP_EPP_READ, &ioarg)) {
  350. s->epp_timeout = 1;
  351. pdebug("re%02x t\n", ret);
  352. }
  353. else
  354. pdebug("re%02x\n", ret);
  355. }
  356. break;
  357. }
  358. trace_parallel_ioport_read("HW", addr, ret);
  359. s->last_read_offset = addr;
  360. return ret;
  361. }
  362. static uint32_t
  363. parallel_ioport_eppdata_read_hw2(void *opaque, uint32_t addr)
  364. {
  365. ParallelState *s = opaque;
  366. uint32_t ret;
  367. uint16_t eppdata = ~0;
  368. int err;
  369. struct ParallelIOArg ioarg = {
  370. .buffer = &eppdata, .count = sizeof(eppdata)
  371. };
  372. if ((s->control & (PARA_CTR_DIR|PARA_CTR_SIGNAL)) != (PARA_CTR_DIR|PARA_CTR_INIT)) {
  373. /* Controls not correct for EPP data cycle, so do nothing */
  374. pdebug("re%04x s\n", eppdata);
  375. return eppdata;
  376. }
  377. err = qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_PP_EPP_READ, &ioarg);
  378. ret = le16_to_cpu(eppdata);
  379. if (err) {
  380. s->epp_timeout = 1;
  381. pdebug("re%04x t\n", ret);
  382. }
  383. else
  384. pdebug("re%04x\n", ret);
  385. trace_parallel_ioport_read("EPP", addr, ret);
  386. return ret;
  387. }
  388. static uint32_t
  389. parallel_ioport_eppdata_read_hw4(void *opaque, uint32_t addr)
  390. {
  391. ParallelState *s = opaque;
  392. uint32_t ret;
  393. uint32_t eppdata = ~0U;
  394. int err;
  395. struct ParallelIOArg ioarg = {
  396. .buffer = &eppdata, .count = sizeof(eppdata)
  397. };
  398. if ((s->control & (PARA_CTR_DIR|PARA_CTR_SIGNAL)) != (PARA_CTR_DIR|PARA_CTR_INIT)) {
  399. /* Controls not correct for EPP data cycle, so do nothing */
  400. pdebug("re%08x s\n", eppdata);
  401. return eppdata;
  402. }
  403. err = qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_PP_EPP_READ, &ioarg);
  404. ret = le32_to_cpu(eppdata);
  405. if (err) {
  406. s->epp_timeout = 1;
  407. pdebug("re%08x t\n", ret);
  408. }
  409. else
  410. pdebug("re%08x\n", ret);
  411. trace_parallel_ioport_read("EPP", addr, ret);
  412. return ret;
  413. }
  414. static void parallel_ioport_ecp_write(void *opaque, uint32_t addr, uint32_t val)
  415. {
  416. trace_parallel_ioport_write("ECP", addr & 7, val);
  417. pdebug("wecp%d=%02x\n", addr & 7, val);
  418. }
  419. static uint32_t parallel_ioport_ecp_read(void *opaque, uint32_t addr)
  420. {
  421. uint8_t ret = 0xff;
  422. trace_parallel_ioport_read("ECP", addr & 7, ret);
  423. pdebug("recp%d:%02x\n", addr & 7, ret);
  424. return ret;
  425. }
  426. static void parallel_reset(void *opaque)
  427. {
  428. ParallelState *s = opaque;
  429. s->datar = ~0;
  430. s->dataw = ~0;
  431. s->status = PARA_STS_BUSY;
  432. s->status |= PARA_STS_ACK;
  433. s->status |= PARA_STS_ONLINE;
  434. s->status |= PARA_STS_ERROR;
  435. s->status |= PARA_STS_TMOUT;
  436. s->control = PARA_CTR_SELECT;
  437. s->control |= PARA_CTR_INIT;
  438. s->control |= 0xc0;
  439. s->irq_pending = 0;
  440. s->hw_driver = 0;
  441. s->epp_timeout = 0;
  442. s->last_read_offset = ~0U;
  443. }
  444. static const int isa_parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
  445. static const MemoryRegionPortio isa_parallel_portio_hw_list[] = {
  446. { 0, 8, 1,
  447. .read = parallel_ioport_read_hw,
  448. .write = parallel_ioport_write_hw },
  449. { 4, 1, 2,
  450. .read = parallel_ioport_eppdata_read_hw2,
  451. .write = parallel_ioport_eppdata_write_hw2 },
  452. { 4, 1, 4,
  453. .read = parallel_ioport_eppdata_read_hw4,
  454. .write = parallel_ioport_eppdata_write_hw4 },
  455. { 0x400, 8, 1,
  456. .read = parallel_ioport_ecp_read,
  457. .write = parallel_ioport_ecp_write },
  458. PORTIO_END_OF_LIST(),
  459. };
  460. static const MemoryRegionPortio isa_parallel_portio_sw_list[] = {
  461. { 0, 8, 1,
  462. .read = parallel_ioport_read_sw,
  463. .write = parallel_ioport_write_sw },
  464. PORTIO_END_OF_LIST(),
  465. };
  466. static const VMStateDescription vmstate_parallel_isa = {
  467. .name = "parallel_isa",
  468. .version_id = 1,
  469. .minimum_version_id = 1,
  470. .fields = (VMStateField[]) {
  471. VMSTATE_UINT8(state.dataw, ISAParallelState),
  472. VMSTATE_UINT8(state.datar, ISAParallelState),
  473. VMSTATE_UINT8(state.status, ISAParallelState),
  474. VMSTATE_UINT8(state.control, ISAParallelState),
  475. VMSTATE_INT32(state.irq_pending, ISAParallelState),
  476. VMSTATE_INT32(state.epp_timeout, ISAParallelState),
  477. VMSTATE_END_OF_LIST()
  478. }
  479. };
  480. static int parallel_can_receive(void *opaque)
  481. {
  482. return 1;
  483. }
  484. static void parallel_isa_realizefn(DeviceState *dev, Error **errp)
  485. {
  486. static int index;
  487. ISADevice *isadev = ISA_DEVICE(dev);
  488. ISAParallelState *isa = ISA_PARALLEL(dev);
  489. ParallelState *s = &isa->state;
  490. int base;
  491. uint8_t dummy;
  492. if (!qemu_chr_fe_backend_connected(&s->chr)) {
  493. error_setg(errp, "Can't create parallel device, empty char device");
  494. return;
  495. }
  496. if (isa->index == -1) {
  497. isa->index = index;
  498. }
  499. if (isa->index >= MAX_PARALLEL_PORTS) {
  500. error_setg(errp, "Max. supported number of parallel ports is %d.",
  501. MAX_PARALLEL_PORTS);
  502. return;
  503. }
  504. if (isa->iobase == -1) {
  505. isa->iobase = isa_parallel_io[isa->index];
  506. }
  507. index++;
  508. base = isa->iobase;
  509. isa_init_irq(isadev, &s->irq, isa->isairq);
  510. qemu_register_reset(parallel_reset, s);
  511. qemu_chr_fe_set_handlers(&s->chr, parallel_can_receive, NULL,
  512. NULL, NULL, s, NULL, true);
  513. if (qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_PP_READ_STATUS, &dummy) == 0) {
  514. s->hw_driver = 1;
  515. s->status = dummy;
  516. }
  517. isa_register_portio_list(isadev, &s->portio_list, base,
  518. (s->hw_driver
  519. ? &isa_parallel_portio_hw_list[0]
  520. : &isa_parallel_portio_sw_list[0]),
  521. s, "parallel");
  522. }
  523. static void parallel_isa_build_aml(ISADevice *isadev, Aml *scope)
  524. {
  525. ISAParallelState *isa = ISA_PARALLEL(isadev);
  526. Aml *dev;
  527. Aml *crs;
  528. crs = aml_resource_template();
  529. aml_append(crs, aml_io(AML_DECODE16, isa->iobase, isa->iobase, 0x08, 0x08));
  530. aml_append(crs, aml_irq_no_flags(isa->isairq));
  531. dev = aml_device("LPT%d", isa->index + 1);
  532. aml_append(dev, aml_name_decl("_HID", aml_eisaid("PNP0400")));
  533. aml_append(dev, aml_name_decl("_UID", aml_int(isa->index + 1)));
  534. aml_append(dev, aml_name_decl("_STA", aml_int(0xf)));
  535. aml_append(dev, aml_name_decl("_CRS", crs));
  536. aml_append(scope, dev);
  537. }
  538. /* Memory mapped interface */
  539. static uint64_t parallel_mm_readfn(void *opaque, hwaddr addr, unsigned size)
  540. {
  541. ParallelState *s = opaque;
  542. return parallel_ioport_read_sw(s, addr >> s->it_shift) &
  543. MAKE_64BIT_MASK(0, size * 8);
  544. }
  545. static void parallel_mm_writefn(void *opaque, hwaddr addr,
  546. uint64_t value, unsigned size)
  547. {
  548. ParallelState *s = opaque;
  549. parallel_ioport_write_sw(s, addr >> s->it_shift,
  550. value & MAKE_64BIT_MASK(0, size * 8));
  551. }
  552. static const MemoryRegionOps parallel_mm_ops = {
  553. .read = parallel_mm_readfn,
  554. .write = parallel_mm_writefn,
  555. .valid.min_access_size = 1,
  556. .valid.max_access_size = 4,
  557. .endianness = DEVICE_NATIVE_ENDIAN,
  558. };
  559. /* If fd is zero, it means that the parallel device uses the console */
  560. bool parallel_mm_init(MemoryRegion *address_space,
  561. hwaddr base, int it_shift, qemu_irq irq,
  562. Chardev *chr)
  563. {
  564. ParallelState *s;
  565. s = g_malloc0(sizeof(ParallelState));
  566. s->irq = irq;
  567. qemu_chr_fe_init(&s->chr, chr, &error_abort);
  568. s->it_shift = it_shift;
  569. qemu_register_reset(parallel_reset, s);
  570. memory_region_init_io(&s->iomem, NULL, &parallel_mm_ops, s,
  571. "parallel", 8 << it_shift);
  572. memory_region_add_subregion(address_space, base, &s->iomem);
  573. return true;
  574. }
  575. static Property parallel_isa_properties[] = {
  576. DEFINE_PROP_UINT32("index", ISAParallelState, index, -1),
  577. DEFINE_PROP_UINT32("iobase", ISAParallelState, iobase, -1),
  578. DEFINE_PROP_UINT32("irq", ISAParallelState, isairq, 7),
  579. DEFINE_PROP_CHR("chardev", ISAParallelState, state.chr),
  580. DEFINE_PROP_END_OF_LIST(),
  581. };
  582. static void parallel_isa_class_initfn(ObjectClass *klass, void *data)
  583. {
  584. DeviceClass *dc = DEVICE_CLASS(klass);
  585. ISADeviceClass *isa = ISA_DEVICE_CLASS(klass);
  586. dc->realize = parallel_isa_realizefn;
  587. dc->vmsd = &vmstate_parallel_isa;
  588. isa->build_aml = parallel_isa_build_aml;
  589. device_class_set_props(dc, parallel_isa_properties);
  590. set_bit(DEVICE_CATEGORY_INPUT, dc->categories);
  591. }
  592. static const TypeInfo parallel_isa_info = {
  593. .name = TYPE_ISA_PARALLEL,
  594. .parent = TYPE_ISA_DEVICE,
  595. .instance_size = sizeof(ISAParallelState),
  596. .class_init = parallel_isa_class_initfn,
  597. };
  598. static void parallel_register_types(void)
  599. {
  600. type_register_static(&parallel_isa_info);
  601. }
  602. type_init(parallel_register_types)