mcf_uart.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364
  1. /*
  2. * ColdFire UART emulation.
  3. *
  4. * Copyright (c) 2007 CodeSourcery.
  5. *
  6. * This code is licensed under the GPL
  7. */
  8. #include "qemu/osdep.h"
  9. #include "hw/irq.h"
  10. #include "hw/sysbus.h"
  11. #include "qemu/module.h"
  12. #include "qapi/error.h"
  13. #include "hw/m68k/mcf.h"
  14. #include "hw/qdev-properties.h"
  15. #include "chardev/char-fe.h"
  16. typedef struct {
  17. SysBusDevice parent_obj;
  18. MemoryRegion iomem;
  19. uint8_t mr[2];
  20. uint8_t sr;
  21. uint8_t isr;
  22. uint8_t imr;
  23. uint8_t bg1;
  24. uint8_t bg2;
  25. uint8_t fifo[4];
  26. uint8_t tb;
  27. int current_mr;
  28. int fifo_len;
  29. int tx_enabled;
  30. int rx_enabled;
  31. qemu_irq irq;
  32. CharBackend chr;
  33. } mcf_uart_state;
  34. #define TYPE_MCF_UART "mcf-uart"
  35. #define MCF_UART(obj) OBJECT_CHECK(mcf_uart_state, (obj), TYPE_MCF_UART)
  36. /* UART Status Register bits. */
  37. #define MCF_UART_RxRDY 0x01
  38. #define MCF_UART_FFULL 0x02
  39. #define MCF_UART_TxRDY 0x04
  40. #define MCF_UART_TxEMP 0x08
  41. #define MCF_UART_OE 0x10
  42. #define MCF_UART_PE 0x20
  43. #define MCF_UART_FE 0x40
  44. #define MCF_UART_RB 0x80
  45. /* Interrupt flags. */
  46. #define MCF_UART_TxINT 0x01
  47. #define MCF_UART_RxINT 0x02
  48. #define MCF_UART_DBINT 0x04
  49. #define MCF_UART_COSINT 0x80
  50. /* UMR1 flags. */
  51. #define MCF_UART_BC0 0x01
  52. #define MCF_UART_BC1 0x02
  53. #define MCF_UART_PT 0x04
  54. #define MCF_UART_PM0 0x08
  55. #define MCF_UART_PM1 0x10
  56. #define MCF_UART_ERR 0x20
  57. #define MCF_UART_RxIRQ 0x40
  58. #define MCF_UART_RxRTS 0x80
  59. static void mcf_uart_update(mcf_uart_state *s)
  60. {
  61. s->isr &= ~(MCF_UART_TxINT | MCF_UART_RxINT);
  62. if (s->sr & MCF_UART_TxRDY)
  63. s->isr |= MCF_UART_TxINT;
  64. if ((s->sr & ((s->mr[0] & MCF_UART_RxIRQ)
  65. ? MCF_UART_FFULL : MCF_UART_RxRDY)) != 0)
  66. s->isr |= MCF_UART_RxINT;
  67. qemu_set_irq(s->irq, (s->isr & s->imr) != 0);
  68. }
  69. uint64_t mcf_uart_read(void *opaque, hwaddr addr,
  70. unsigned size)
  71. {
  72. mcf_uart_state *s = (mcf_uart_state *)opaque;
  73. switch (addr & 0x3f) {
  74. case 0x00:
  75. return s->mr[s->current_mr];
  76. case 0x04:
  77. return s->sr;
  78. case 0x0c:
  79. {
  80. uint8_t val;
  81. int i;
  82. if (s->fifo_len == 0)
  83. return 0;
  84. val = s->fifo[0];
  85. s->fifo_len--;
  86. for (i = 0; i < s->fifo_len; i++)
  87. s->fifo[i] = s->fifo[i + 1];
  88. s->sr &= ~MCF_UART_FFULL;
  89. if (s->fifo_len == 0)
  90. s->sr &= ~MCF_UART_RxRDY;
  91. mcf_uart_update(s);
  92. qemu_chr_fe_accept_input(&s->chr);
  93. return val;
  94. }
  95. case 0x10:
  96. /* TODO: Implement IPCR. */
  97. return 0;
  98. case 0x14:
  99. return s->isr;
  100. case 0x18:
  101. return s->bg1;
  102. case 0x1c:
  103. return s->bg2;
  104. default:
  105. return 0;
  106. }
  107. }
  108. /* Update TxRDY flag and set data if present and enabled. */
  109. static void mcf_uart_do_tx(mcf_uart_state *s)
  110. {
  111. if (s->tx_enabled && (s->sr & MCF_UART_TxEMP) == 0) {
  112. /* XXX this blocks entire thread. Rewrite to use
  113. * qemu_chr_fe_write and background I/O callbacks */
  114. qemu_chr_fe_write_all(&s->chr, (unsigned char *)&s->tb, 1);
  115. s->sr |= MCF_UART_TxEMP;
  116. }
  117. if (s->tx_enabled) {
  118. s->sr |= MCF_UART_TxRDY;
  119. } else {
  120. s->sr &= ~MCF_UART_TxRDY;
  121. }
  122. }
  123. static void mcf_do_command(mcf_uart_state *s, uint8_t cmd)
  124. {
  125. /* Misc command. */
  126. switch ((cmd >> 4) & 7) {
  127. case 0: /* No-op. */
  128. break;
  129. case 1: /* Reset mode register pointer. */
  130. s->current_mr = 0;
  131. break;
  132. case 2: /* Reset receiver. */
  133. s->rx_enabled = 0;
  134. s->fifo_len = 0;
  135. s->sr &= ~(MCF_UART_RxRDY | MCF_UART_FFULL);
  136. break;
  137. case 3: /* Reset transmitter. */
  138. s->tx_enabled = 0;
  139. s->sr |= MCF_UART_TxEMP;
  140. s->sr &= ~MCF_UART_TxRDY;
  141. break;
  142. case 4: /* Reset error status. */
  143. break;
  144. case 5: /* Reset break-change interrupt. */
  145. s->isr &= ~MCF_UART_DBINT;
  146. break;
  147. case 6: /* Start break. */
  148. case 7: /* Stop break. */
  149. break;
  150. }
  151. /* Transmitter command. */
  152. switch ((cmd >> 2) & 3) {
  153. case 0: /* No-op. */
  154. break;
  155. case 1: /* Enable. */
  156. s->tx_enabled = 1;
  157. mcf_uart_do_tx(s);
  158. break;
  159. case 2: /* Disable. */
  160. s->tx_enabled = 0;
  161. mcf_uart_do_tx(s);
  162. break;
  163. case 3: /* Reserved. */
  164. fprintf(stderr, "mcf_uart: Bad TX command\n");
  165. break;
  166. }
  167. /* Receiver command. */
  168. switch (cmd & 3) {
  169. case 0: /* No-op. */
  170. break;
  171. case 1: /* Enable. */
  172. s->rx_enabled = 1;
  173. break;
  174. case 2:
  175. s->rx_enabled = 0;
  176. break;
  177. case 3: /* Reserved. */
  178. fprintf(stderr, "mcf_uart: Bad RX command\n");
  179. break;
  180. }
  181. }
  182. void mcf_uart_write(void *opaque, hwaddr addr,
  183. uint64_t val, unsigned size)
  184. {
  185. mcf_uart_state *s = (mcf_uart_state *)opaque;
  186. switch (addr & 0x3f) {
  187. case 0x00:
  188. s->mr[s->current_mr] = val;
  189. s->current_mr = 1;
  190. break;
  191. case 0x04:
  192. /* CSR is ignored. */
  193. break;
  194. case 0x08: /* Command Register. */
  195. mcf_do_command(s, val);
  196. break;
  197. case 0x0c: /* Transmit Buffer. */
  198. s->sr &= ~MCF_UART_TxEMP;
  199. s->tb = val;
  200. mcf_uart_do_tx(s);
  201. break;
  202. case 0x10:
  203. /* ACR is ignored. */
  204. break;
  205. case 0x14:
  206. s->imr = val;
  207. break;
  208. default:
  209. break;
  210. }
  211. mcf_uart_update(s);
  212. }
  213. static void mcf_uart_reset(DeviceState *dev)
  214. {
  215. mcf_uart_state *s = MCF_UART(dev);
  216. s->fifo_len = 0;
  217. s->mr[0] = 0;
  218. s->mr[1] = 0;
  219. s->sr = MCF_UART_TxEMP;
  220. s->tx_enabled = 0;
  221. s->rx_enabled = 0;
  222. s->isr = 0;
  223. s->imr = 0;
  224. }
  225. static void mcf_uart_push_byte(mcf_uart_state *s, uint8_t data)
  226. {
  227. /* Break events overwrite the last byte if the fifo is full. */
  228. if (s->fifo_len == 4)
  229. s->fifo_len--;
  230. s->fifo[s->fifo_len] = data;
  231. s->fifo_len++;
  232. s->sr |= MCF_UART_RxRDY;
  233. if (s->fifo_len == 4)
  234. s->sr |= MCF_UART_FFULL;
  235. mcf_uart_update(s);
  236. }
  237. static void mcf_uart_event(void *opaque, QEMUChrEvent event)
  238. {
  239. mcf_uart_state *s = (mcf_uart_state *)opaque;
  240. switch (event) {
  241. case CHR_EVENT_BREAK:
  242. s->isr |= MCF_UART_DBINT;
  243. mcf_uart_push_byte(s, 0);
  244. break;
  245. default:
  246. break;
  247. }
  248. }
  249. static int mcf_uart_can_receive(void *opaque)
  250. {
  251. mcf_uart_state *s = (mcf_uart_state *)opaque;
  252. return s->rx_enabled && (s->sr & MCF_UART_FFULL) == 0;
  253. }
  254. static void mcf_uart_receive(void *opaque, const uint8_t *buf, int size)
  255. {
  256. mcf_uart_state *s = (mcf_uart_state *)opaque;
  257. mcf_uart_push_byte(s, buf[0]);
  258. }
  259. static const MemoryRegionOps mcf_uart_ops = {
  260. .read = mcf_uart_read,
  261. .write = mcf_uart_write,
  262. .endianness = DEVICE_NATIVE_ENDIAN,
  263. };
  264. static void mcf_uart_instance_init(Object *obj)
  265. {
  266. SysBusDevice *dev = SYS_BUS_DEVICE(obj);
  267. mcf_uart_state *s = MCF_UART(dev);
  268. memory_region_init_io(&s->iomem, obj, &mcf_uart_ops, s, "uart", 0x40);
  269. sysbus_init_mmio(dev, &s->iomem);
  270. sysbus_init_irq(dev, &s->irq);
  271. }
  272. static void mcf_uart_realize(DeviceState *dev, Error **errp)
  273. {
  274. mcf_uart_state *s = MCF_UART(dev);
  275. qemu_chr_fe_set_handlers(&s->chr, mcf_uart_can_receive, mcf_uart_receive,
  276. mcf_uart_event, NULL, s, NULL, true);
  277. }
  278. static Property mcf_uart_properties[] = {
  279. DEFINE_PROP_CHR("chardev", mcf_uart_state, chr),
  280. DEFINE_PROP_END_OF_LIST(),
  281. };
  282. static void mcf_uart_class_init(ObjectClass *oc, void *data)
  283. {
  284. DeviceClass *dc = DEVICE_CLASS(oc);
  285. dc->realize = mcf_uart_realize;
  286. dc->reset = mcf_uart_reset;
  287. device_class_set_props(dc, mcf_uart_properties);
  288. set_bit(DEVICE_CATEGORY_INPUT, dc->categories);
  289. }
  290. static const TypeInfo mcf_uart_info = {
  291. .name = TYPE_MCF_UART,
  292. .parent = TYPE_SYS_BUS_DEVICE,
  293. .instance_size = sizeof(mcf_uart_state),
  294. .instance_init = mcf_uart_instance_init,
  295. .class_init = mcf_uart_class_init,
  296. };
  297. static void mcf_uart_register(void)
  298. {
  299. type_register_static(&mcf_uart_info);
  300. }
  301. type_init(mcf_uart_register)
  302. void *mcf_uart_init(qemu_irq irq, Chardev *chrdrv)
  303. {
  304. DeviceState *dev;
  305. dev = qdev_new(TYPE_MCF_UART);
  306. if (chrdrv) {
  307. qdev_prop_set_chr(dev, "chardev", chrdrv);
  308. }
  309. sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
  310. sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, irq);
  311. return dev;
  312. }
  313. void mcf_uart_mm_init(hwaddr base, qemu_irq irq, Chardev *chrdrv)
  314. {
  315. DeviceState *dev;
  316. dev = mcf_uart_init(irq, chrdrv);
  317. sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base);
  318. }