stm32f205_soc.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204
  1. /*
  2. * STM32F205 SoC
  3. *
  4. * Copyright (c) 2014 Alistair Francis <alistair@alistair23.me>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "qapi/error.h"
  26. #include "qemu/module.h"
  27. #include "hw/arm/boot.h"
  28. #include "exec/address-spaces.h"
  29. #include "hw/arm/stm32f205_soc.h"
  30. #include "hw/qdev-properties.h"
  31. #include "sysemu/sysemu.h"
  32. /* At the moment only Timer 2 to 5 are modelled */
  33. static const uint32_t timer_addr[STM_NUM_TIMERS] = { 0x40000000, 0x40000400,
  34. 0x40000800, 0x40000C00 };
  35. static const uint32_t usart_addr[STM_NUM_USARTS] = { 0x40011000, 0x40004400,
  36. 0x40004800, 0x40004C00, 0x40005000, 0x40011400 };
  37. static const uint32_t adc_addr[STM_NUM_ADCS] = { 0x40012000, 0x40012100,
  38. 0x40012200 };
  39. static const uint32_t spi_addr[STM_NUM_SPIS] = { 0x40013000, 0x40003800,
  40. 0x40003C00 };
  41. static const int timer_irq[STM_NUM_TIMERS] = {28, 29, 30, 50};
  42. static const int usart_irq[STM_NUM_USARTS] = {37, 38, 39, 52, 53, 71};
  43. #define ADC_IRQ 18
  44. static const int spi_irq[STM_NUM_SPIS] = {35, 36, 51};
  45. static void stm32f205_soc_initfn(Object *obj)
  46. {
  47. STM32F205State *s = STM32F205_SOC(obj);
  48. int i;
  49. object_initialize_child(obj, "armv7m", &s->armv7m, TYPE_ARMV7M);
  50. object_initialize_child(obj, "syscfg", &s->syscfg, TYPE_STM32F2XX_SYSCFG);
  51. for (i = 0; i < STM_NUM_USARTS; i++) {
  52. object_initialize_child(obj, "usart[*]", &s->usart[i],
  53. TYPE_STM32F2XX_USART);
  54. }
  55. for (i = 0; i < STM_NUM_TIMERS; i++) {
  56. object_initialize_child(obj, "timer[*]", &s->timer[i],
  57. TYPE_STM32F2XX_TIMER);
  58. }
  59. s->adc_irqs = OR_IRQ(object_new(TYPE_OR_IRQ));
  60. for (i = 0; i < STM_NUM_ADCS; i++) {
  61. object_initialize_child(obj, "adc[*]", &s->adc[i], TYPE_STM32F2XX_ADC);
  62. }
  63. for (i = 0; i < STM_NUM_SPIS; i++) {
  64. object_initialize_child(obj, "spi[*]", &s->spi[i], TYPE_STM32F2XX_SPI);
  65. }
  66. }
  67. static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp)
  68. {
  69. STM32F205State *s = STM32F205_SOC(dev_soc);
  70. DeviceState *dev, *armv7m;
  71. SysBusDevice *busdev;
  72. int i;
  73. MemoryRegion *system_memory = get_system_memory();
  74. MemoryRegion *sram = g_new(MemoryRegion, 1);
  75. MemoryRegion *flash = g_new(MemoryRegion, 1);
  76. MemoryRegion *flash_alias = g_new(MemoryRegion, 1);
  77. memory_region_init_rom(flash, OBJECT(dev_soc), "STM32F205.flash",
  78. FLASH_SIZE, &error_fatal);
  79. memory_region_init_alias(flash_alias, OBJECT(dev_soc),
  80. "STM32F205.flash.alias", flash, 0, FLASH_SIZE);
  81. memory_region_add_subregion(system_memory, FLASH_BASE_ADDRESS, flash);
  82. memory_region_add_subregion(system_memory, 0, flash_alias);
  83. memory_region_init_ram(sram, NULL, "STM32F205.sram", SRAM_SIZE,
  84. &error_fatal);
  85. memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, sram);
  86. armv7m = DEVICE(&s->armv7m);
  87. qdev_prop_set_uint32(armv7m, "num-irq", 96);
  88. qdev_prop_set_string(armv7m, "cpu-type", s->cpu_type);
  89. qdev_prop_set_bit(armv7m, "enable-bitband", true);
  90. object_property_set_link(OBJECT(&s->armv7m), "memory",
  91. OBJECT(get_system_memory()), &error_abort);
  92. if (!sysbus_realize(SYS_BUS_DEVICE(&s->armv7m), errp)) {
  93. return;
  94. }
  95. /* System configuration controller */
  96. dev = DEVICE(&s->syscfg);
  97. if (!sysbus_realize(SYS_BUS_DEVICE(&s->syscfg), errp)) {
  98. return;
  99. }
  100. busdev = SYS_BUS_DEVICE(dev);
  101. sysbus_mmio_map(busdev, 0, 0x40013800);
  102. sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, 71));
  103. /* Attach UART (uses USART registers) and USART controllers */
  104. for (i = 0; i < STM_NUM_USARTS; i++) {
  105. dev = DEVICE(&(s->usart[i]));
  106. qdev_prop_set_chr(dev, "chardev", serial_hd(i));
  107. if (!sysbus_realize(SYS_BUS_DEVICE(&s->usart[i]), errp)) {
  108. return;
  109. }
  110. busdev = SYS_BUS_DEVICE(dev);
  111. sysbus_mmio_map(busdev, 0, usart_addr[i]);
  112. sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, usart_irq[i]));
  113. }
  114. /* Timer 2 to 5 */
  115. for (i = 0; i < STM_NUM_TIMERS; i++) {
  116. dev = DEVICE(&(s->timer[i]));
  117. qdev_prop_set_uint64(dev, "clock-frequency", 1000000000);
  118. if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer[i]), errp)) {
  119. return;
  120. }
  121. busdev = SYS_BUS_DEVICE(dev);
  122. sysbus_mmio_map(busdev, 0, timer_addr[i]);
  123. sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, timer_irq[i]));
  124. }
  125. /* ADC 1 to 3 */
  126. object_property_set_int(OBJECT(s->adc_irqs), "num-lines", STM_NUM_ADCS,
  127. &error_abort);
  128. if (!qdev_realize(DEVICE(s->adc_irqs), NULL, errp)) {
  129. return;
  130. }
  131. qdev_connect_gpio_out(DEVICE(s->adc_irqs), 0,
  132. qdev_get_gpio_in(armv7m, ADC_IRQ));
  133. for (i = 0; i < STM_NUM_ADCS; i++) {
  134. dev = DEVICE(&(s->adc[i]));
  135. if (!sysbus_realize(SYS_BUS_DEVICE(&s->adc[i]), errp)) {
  136. return;
  137. }
  138. busdev = SYS_BUS_DEVICE(dev);
  139. sysbus_mmio_map(busdev, 0, adc_addr[i]);
  140. sysbus_connect_irq(busdev, 0,
  141. qdev_get_gpio_in(DEVICE(s->adc_irqs), i));
  142. }
  143. /* SPI 1 and 2 */
  144. for (i = 0; i < STM_NUM_SPIS; i++) {
  145. dev = DEVICE(&(s->spi[i]));
  146. if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) {
  147. return;
  148. }
  149. busdev = SYS_BUS_DEVICE(dev);
  150. sysbus_mmio_map(busdev, 0, spi_addr[i]);
  151. sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, spi_irq[i]));
  152. }
  153. }
  154. static Property stm32f205_soc_properties[] = {
  155. DEFINE_PROP_STRING("cpu-type", STM32F205State, cpu_type),
  156. DEFINE_PROP_END_OF_LIST(),
  157. };
  158. static void stm32f205_soc_class_init(ObjectClass *klass, void *data)
  159. {
  160. DeviceClass *dc = DEVICE_CLASS(klass);
  161. dc->realize = stm32f205_soc_realize;
  162. device_class_set_props(dc, stm32f205_soc_properties);
  163. }
  164. static const TypeInfo stm32f205_soc_info = {
  165. .name = TYPE_STM32F205_SOC,
  166. .parent = TYPE_SYS_BUS_DEVICE,
  167. .instance_size = sizeof(STM32F205State),
  168. .instance_init = stm32f205_soc_initfn,
  169. .class_init = stm32f205_soc_class_init,
  170. };
  171. static void stm32f205_soc_types(void)
  172. {
  173. type_register_static(&stm32f205_soc_info);
  174. }
  175. type_init(stm32f205_soc_types)