realview.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457
  1. /*
  2. * ARM RealView Baseboard System emulation.
  3. *
  4. * Copyright (c) 2006-2007 CodeSourcery.
  5. * Written by Paul Brook
  6. *
  7. * This code is licensed under the GPL.
  8. */
  9. #include "qemu/osdep.h"
  10. #include "qapi/error.h"
  11. #include "cpu.h"
  12. #include "hw/sysbus.h"
  13. #include "hw/arm/boot.h"
  14. #include "hw/arm/primecell.h"
  15. #include "hw/net/lan9118.h"
  16. #include "hw/net/smc91c111.h"
  17. #include "hw/pci/pci.h"
  18. #include "net/net.h"
  19. #include "sysemu/sysemu.h"
  20. #include "hw/boards.h"
  21. #include "hw/i2c/i2c.h"
  22. #include "exec/address-spaces.h"
  23. #include "qemu/error-report.h"
  24. #include "hw/char/pl011.h"
  25. #include "hw/cpu/a9mpcore.h"
  26. #include "hw/intc/realview_gic.h"
  27. #include "hw/irq.h"
  28. #include "hw/i2c/arm_sbcon_i2c.h"
  29. #define SMP_BOOT_ADDR 0xe0000000
  30. #define SMP_BOOTREG_ADDR 0x10000030
  31. /* Board init. */
  32. static struct arm_boot_info realview_binfo = {
  33. .smp_loader_start = SMP_BOOT_ADDR,
  34. .smp_bootreg_addr = SMP_BOOTREG_ADDR,
  35. };
  36. /* The following two lists must be consistent. */
  37. enum realview_board_type {
  38. BOARD_EB,
  39. BOARD_EB_MPCORE,
  40. BOARD_PB_A8,
  41. BOARD_PBX_A9,
  42. };
  43. static const int realview_board_id[] = {
  44. 0x33b,
  45. 0x33b,
  46. 0x769,
  47. 0x76d
  48. };
  49. static void realview_init(MachineState *machine,
  50. enum realview_board_type board_type)
  51. {
  52. ARMCPU *cpu = NULL;
  53. CPUARMState *env;
  54. MemoryRegion *sysmem = get_system_memory();
  55. MemoryRegion *ram_lo;
  56. MemoryRegion *ram_hi = g_new(MemoryRegion, 1);
  57. MemoryRegion *ram_alias = g_new(MemoryRegion, 1);
  58. MemoryRegion *ram_hack = g_new(MemoryRegion, 1);
  59. DeviceState *dev, *sysctl, *gpio2, *pl041;
  60. SysBusDevice *busdev;
  61. qemu_irq pic[64];
  62. qemu_irq mmc_irq[2];
  63. PCIBus *pci_bus = NULL;
  64. NICInfo *nd;
  65. I2CBus *i2c;
  66. int n;
  67. unsigned int smp_cpus = machine->smp.cpus;
  68. int done_nic = 0;
  69. qemu_irq cpu_irq[4];
  70. int is_mpcore = 0;
  71. int is_pb = 0;
  72. uint32_t proc_id = 0;
  73. uint32_t sys_id;
  74. ram_addr_t low_ram_size;
  75. ram_addr_t ram_size = machine->ram_size;
  76. hwaddr periphbase = 0;
  77. switch (board_type) {
  78. case BOARD_EB:
  79. break;
  80. case BOARD_EB_MPCORE:
  81. is_mpcore = 1;
  82. periphbase = 0x10100000;
  83. break;
  84. case BOARD_PB_A8:
  85. is_pb = 1;
  86. break;
  87. case BOARD_PBX_A9:
  88. is_mpcore = 1;
  89. is_pb = 1;
  90. periphbase = 0x1f000000;
  91. break;
  92. }
  93. for (n = 0; n < smp_cpus; n++) {
  94. Object *cpuobj = object_new(machine->cpu_type);
  95. /* By default A9,A15 and ARM1176 CPUs have EL3 enabled. This board
  96. * does not currently support EL3 so the CPU EL3 property is disabled
  97. * before realization.
  98. */
  99. if (object_property_find(cpuobj, "has_el3", NULL)) {
  100. object_property_set_bool(cpuobj, "has_el3", false, &error_fatal);
  101. }
  102. if (is_pb && is_mpcore) {
  103. object_property_set_int(cpuobj, "reset-cbar", periphbase,
  104. &error_fatal);
  105. }
  106. qdev_realize(DEVICE(cpuobj), NULL, &error_fatal);
  107. cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpuobj), ARM_CPU_IRQ);
  108. }
  109. cpu = ARM_CPU(first_cpu);
  110. env = &cpu->env;
  111. if (arm_feature(env, ARM_FEATURE_V7)) {
  112. if (is_mpcore) {
  113. proc_id = 0x0c000000;
  114. } else {
  115. proc_id = 0x0e000000;
  116. }
  117. } else if (arm_feature(env, ARM_FEATURE_V6K)) {
  118. proc_id = 0x06000000;
  119. } else if (arm_feature(env, ARM_FEATURE_V6)) {
  120. proc_id = 0x04000000;
  121. } else {
  122. proc_id = 0x02000000;
  123. }
  124. if (is_pb && ram_size > 0x20000000) {
  125. /* Core tile RAM. */
  126. ram_lo = g_new(MemoryRegion, 1);
  127. low_ram_size = ram_size - 0x20000000;
  128. ram_size = 0x20000000;
  129. memory_region_init_ram(ram_lo, NULL, "realview.lowmem", low_ram_size,
  130. &error_fatal);
  131. memory_region_add_subregion(sysmem, 0x20000000, ram_lo);
  132. }
  133. memory_region_init_ram(ram_hi, NULL, "realview.highmem", ram_size,
  134. &error_fatal);
  135. low_ram_size = ram_size;
  136. if (low_ram_size > 0x10000000)
  137. low_ram_size = 0x10000000;
  138. /* SDRAM at address zero. */
  139. memory_region_init_alias(ram_alias, NULL, "realview.alias",
  140. ram_hi, 0, low_ram_size);
  141. memory_region_add_subregion(sysmem, 0, ram_alias);
  142. if (is_pb) {
  143. /* And again at a high address. */
  144. memory_region_add_subregion(sysmem, 0x70000000, ram_hi);
  145. } else {
  146. ram_size = low_ram_size;
  147. }
  148. sys_id = is_pb ? 0x01780500 : 0xc1400400;
  149. sysctl = qdev_new("realview_sysctl");
  150. qdev_prop_set_uint32(sysctl, "sys_id", sys_id);
  151. qdev_prop_set_uint32(sysctl, "proc_id", proc_id);
  152. sysbus_realize_and_unref(SYS_BUS_DEVICE(sysctl), &error_fatal);
  153. sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, 0x10000000);
  154. if (is_mpcore) {
  155. dev = qdev_new(is_pb ? TYPE_A9MPCORE_PRIV : "realview_mpcore");
  156. qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
  157. busdev = SYS_BUS_DEVICE(dev);
  158. sysbus_realize_and_unref(busdev, &error_fatal);
  159. sysbus_mmio_map(busdev, 0, periphbase);
  160. for (n = 0; n < smp_cpus; n++) {
  161. sysbus_connect_irq(busdev, n, cpu_irq[n]);
  162. }
  163. sysbus_create_varargs("l2x0", periphbase + 0x2000, NULL);
  164. /* Both A9 and 11MPCore put the GIC CPU i/f at base + 0x100 */
  165. realview_binfo.gic_cpu_if_addr = periphbase + 0x100;
  166. } else {
  167. uint32_t gic_addr = is_pb ? 0x1e000000 : 0x10040000;
  168. /* For now just create the nIRQ GIC, and ignore the others. */
  169. dev = sysbus_create_simple(TYPE_REALVIEW_GIC, gic_addr, cpu_irq[0]);
  170. }
  171. for (n = 0; n < 64; n++) {
  172. pic[n] = qdev_get_gpio_in(dev, n);
  173. }
  174. pl041 = qdev_new("pl041");
  175. qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512);
  176. sysbus_realize_and_unref(SYS_BUS_DEVICE(pl041), &error_fatal);
  177. sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, 0x10004000);
  178. sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[19]);
  179. sysbus_create_simple("pl050_keyboard", 0x10006000, pic[20]);
  180. sysbus_create_simple("pl050_mouse", 0x10007000, pic[21]);
  181. pl011_create(0x10009000, pic[12], serial_hd(0));
  182. pl011_create(0x1000a000, pic[13], serial_hd(1));
  183. pl011_create(0x1000b000, pic[14], serial_hd(2));
  184. pl011_create(0x1000c000, pic[15], serial_hd(3));
  185. /* DMA controller is optional, apparently. */
  186. dev = qdev_new("pl081");
  187. object_property_set_link(OBJECT(dev), "downstream", OBJECT(sysmem),
  188. &error_fatal);
  189. busdev = SYS_BUS_DEVICE(dev);
  190. sysbus_realize_and_unref(busdev, &error_fatal);
  191. sysbus_mmio_map(busdev, 0, 0x10030000);
  192. sysbus_connect_irq(busdev, 0, pic[24]);
  193. sysbus_create_simple("sp804", 0x10011000, pic[4]);
  194. sysbus_create_simple("sp804", 0x10012000, pic[5]);
  195. sysbus_create_simple("pl061", 0x10013000, pic[6]);
  196. sysbus_create_simple("pl061", 0x10014000, pic[7]);
  197. gpio2 = sysbus_create_simple("pl061", 0x10015000, pic[8]);
  198. sysbus_create_simple("pl111", 0x10020000, pic[23]);
  199. dev = sysbus_create_varargs("pl181", 0x10005000, pic[17], pic[18], NULL);
  200. /* Wire up MMC card detect and read-only signals. These have
  201. * to go to both the PL061 GPIO and the sysctl register.
  202. * Note that the PL181 orders these lines (readonly,inserted)
  203. * and the PL061 has them the other way about. Also the card
  204. * detect line is inverted.
  205. */
  206. mmc_irq[0] = qemu_irq_split(
  207. qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT),
  208. qdev_get_gpio_in(gpio2, 1));
  209. mmc_irq[1] = qemu_irq_split(
  210. qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN),
  211. qemu_irq_invert(qdev_get_gpio_in(gpio2, 0)));
  212. qdev_connect_gpio_out(dev, 0, mmc_irq[0]);
  213. qdev_connect_gpio_out(dev, 1, mmc_irq[1]);
  214. sysbus_create_simple("pl031", 0x10017000, pic[10]);
  215. if (!is_pb) {
  216. dev = qdev_new("realview_pci");
  217. busdev = SYS_BUS_DEVICE(dev);
  218. sysbus_realize_and_unref(busdev, &error_fatal);
  219. sysbus_mmio_map(busdev, 0, 0x10019000); /* PCI controller registers */
  220. sysbus_mmio_map(busdev, 1, 0x60000000); /* PCI self-config */
  221. sysbus_mmio_map(busdev, 2, 0x61000000); /* PCI config */
  222. sysbus_mmio_map(busdev, 3, 0x62000000); /* PCI I/O */
  223. sysbus_mmio_map(busdev, 4, 0x63000000); /* PCI memory window 1 */
  224. sysbus_mmio_map(busdev, 5, 0x64000000); /* PCI memory window 2 */
  225. sysbus_mmio_map(busdev, 6, 0x68000000); /* PCI memory window 3 */
  226. sysbus_connect_irq(busdev, 0, pic[48]);
  227. sysbus_connect_irq(busdev, 1, pic[49]);
  228. sysbus_connect_irq(busdev, 2, pic[50]);
  229. sysbus_connect_irq(busdev, 3, pic[51]);
  230. pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci");
  231. if (machine_usb(machine)) {
  232. pci_create_simple(pci_bus, -1, "pci-ohci");
  233. }
  234. n = drive_get_max_bus(IF_SCSI);
  235. while (n >= 0) {
  236. dev = DEVICE(pci_create_simple(pci_bus, -1, "lsi53c895a"));
  237. lsi53c8xx_handle_legacy_cmdline(dev);
  238. n--;
  239. }
  240. }
  241. for(n = 0; n < nb_nics; n++) {
  242. nd = &nd_table[n];
  243. if (!done_nic && (!nd->model ||
  244. strcmp(nd->model, is_pb ? "lan9118" : "smc91c111") == 0)) {
  245. if (is_pb) {
  246. lan9118_init(nd, 0x4e000000, pic[28]);
  247. } else {
  248. smc91c111_init(nd, 0x4e000000, pic[28]);
  249. }
  250. done_nic = 1;
  251. } else {
  252. if (pci_bus) {
  253. pci_nic_init_nofail(nd, pci_bus, "rtl8139", NULL);
  254. }
  255. }
  256. }
  257. dev = sysbus_create_simple(TYPE_VERSATILE_I2C, 0x10002000, NULL);
  258. i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
  259. i2c_slave_create_simple(i2c, "ds1338", 0x68);
  260. /* Memory map for RealView Emulation Baseboard: */
  261. /* 0x10000000 System registers. */
  262. /* 0x10001000 System controller. */
  263. /* 0x10002000 Two-Wire Serial Bus. */
  264. /* 0x10003000 Reserved. */
  265. /* 0x10004000 AACI. */
  266. /* 0x10005000 MCI. */
  267. /* 0x10006000 KMI0. */
  268. /* 0x10007000 KMI1. */
  269. /* 0x10008000 Character LCD. (EB) */
  270. /* 0x10009000 UART0. */
  271. /* 0x1000a000 UART1. */
  272. /* 0x1000b000 UART2. */
  273. /* 0x1000c000 UART3. */
  274. /* 0x1000d000 SSPI. */
  275. /* 0x1000e000 SCI. */
  276. /* 0x1000f000 Reserved. */
  277. /* 0x10010000 Watchdog. */
  278. /* 0x10011000 Timer 0+1. */
  279. /* 0x10012000 Timer 2+3. */
  280. /* 0x10013000 GPIO 0. */
  281. /* 0x10014000 GPIO 1. */
  282. /* 0x10015000 GPIO 2. */
  283. /* 0x10002000 Two-Wire Serial Bus - DVI. (PB) */
  284. /* 0x10017000 RTC. */
  285. /* 0x10018000 DMC. */
  286. /* 0x10019000 PCI controller config. */
  287. /* 0x10020000 CLCD. */
  288. /* 0x10030000 DMA Controller. */
  289. /* 0x10040000 GIC1. (EB) */
  290. /* 0x10050000 GIC2. (EB) */
  291. /* 0x10060000 GIC3. (EB) */
  292. /* 0x10070000 GIC4. (EB) */
  293. /* 0x10080000 SMC. */
  294. /* 0x1e000000 GIC1. (PB) */
  295. /* 0x1e001000 GIC2. (PB) */
  296. /* 0x1e002000 GIC3. (PB) */
  297. /* 0x1e003000 GIC4. (PB) */
  298. /* 0x40000000 NOR flash. */
  299. /* 0x44000000 DoC flash. */
  300. /* 0x48000000 SRAM. */
  301. /* 0x4c000000 Configuration flash. */
  302. /* 0x4e000000 Ethernet. */
  303. /* 0x4f000000 USB. */
  304. /* 0x50000000 PISMO. */
  305. /* 0x54000000 PISMO. */
  306. /* 0x58000000 PISMO. */
  307. /* 0x5c000000 PISMO. */
  308. /* 0x60000000 PCI. */
  309. /* 0x60000000 PCI Self Config. */
  310. /* 0x61000000 PCI Config. */
  311. /* 0x62000000 PCI IO. */
  312. /* 0x63000000 PCI mem 0. */
  313. /* 0x64000000 PCI mem 1. */
  314. /* 0x68000000 PCI mem 2. */
  315. /* ??? Hack to map an additional page of ram for the secondary CPU
  316. startup code. I guess this works on real hardware because the
  317. BootROM happens to be in ROM/flash or in memory that isn't clobbered
  318. until after Linux boots the secondary CPUs. */
  319. memory_region_init_ram(ram_hack, NULL, "realview.hack", 0x1000,
  320. &error_fatal);
  321. memory_region_add_subregion(sysmem, SMP_BOOT_ADDR, ram_hack);
  322. realview_binfo.ram_size = ram_size;
  323. realview_binfo.nb_cpus = smp_cpus;
  324. realview_binfo.board_id = realview_board_id[board_type];
  325. realview_binfo.loader_start = (board_type == BOARD_PB_A8 ? 0x70000000 : 0);
  326. arm_load_kernel(ARM_CPU(first_cpu), machine, &realview_binfo);
  327. }
  328. static void realview_eb_init(MachineState *machine)
  329. {
  330. realview_init(machine, BOARD_EB);
  331. }
  332. static void realview_eb_mpcore_init(MachineState *machine)
  333. {
  334. realview_init(machine, BOARD_EB_MPCORE);
  335. }
  336. static void realview_pb_a8_init(MachineState *machine)
  337. {
  338. realview_init(machine, BOARD_PB_A8);
  339. }
  340. static void realview_pbx_a9_init(MachineState *machine)
  341. {
  342. realview_init(machine, BOARD_PBX_A9);
  343. }
  344. static void realview_eb_class_init(ObjectClass *oc, void *data)
  345. {
  346. MachineClass *mc = MACHINE_CLASS(oc);
  347. mc->desc = "ARM RealView Emulation Baseboard (ARM926EJ-S)";
  348. mc->init = realview_eb_init;
  349. mc->block_default_type = IF_SCSI;
  350. mc->ignore_memory_transaction_failures = true;
  351. mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm926");
  352. }
  353. static const TypeInfo realview_eb_type = {
  354. .name = MACHINE_TYPE_NAME("realview-eb"),
  355. .parent = TYPE_MACHINE,
  356. .class_init = realview_eb_class_init,
  357. };
  358. static void realview_eb_mpcore_class_init(ObjectClass *oc, void *data)
  359. {
  360. MachineClass *mc = MACHINE_CLASS(oc);
  361. mc->desc = "ARM RealView Emulation Baseboard (ARM11MPCore)";
  362. mc->init = realview_eb_mpcore_init;
  363. mc->block_default_type = IF_SCSI;
  364. mc->max_cpus = 4;
  365. mc->ignore_memory_transaction_failures = true;
  366. mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm11mpcore");
  367. }
  368. static const TypeInfo realview_eb_mpcore_type = {
  369. .name = MACHINE_TYPE_NAME("realview-eb-mpcore"),
  370. .parent = TYPE_MACHINE,
  371. .class_init = realview_eb_mpcore_class_init,
  372. };
  373. static void realview_pb_a8_class_init(ObjectClass *oc, void *data)
  374. {
  375. MachineClass *mc = MACHINE_CLASS(oc);
  376. mc->desc = "ARM RealView Platform Baseboard for Cortex-A8";
  377. mc->init = realview_pb_a8_init;
  378. mc->ignore_memory_transaction_failures = true;
  379. mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a8");
  380. }
  381. static const TypeInfo realview_pb_a8_type = {
  382. .name = MACHINE_TYPE_NAME("realview-pb-a8"),
  383. .parent = TYPE_MACHINE,
  384. .class_init = realview_pb_a8_class_init,
  385. };
  386. static void realview_pbx_a9_class_init(ObjectClass *oc, void *data)
  387. {
  388. MachineClass *mc = MACHINE_CLASS(oc);
  389. mc->desc = "ARM RealView Platform Baseboard Explore for Cortex-A9";
  390. mc->init = realview_pbx_a9_init;
  391. mc->max_cpus = 4;
  392. mc->ignore_memory_transaction_failures = true;
  393. mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a9");
  394. }
  395. static const TypeInfo realview_pbx_a9_type = {
  396. .name = MACHINE_TYPE_NAME("realview-pbx-a9"),
  397. .parent = TYPE_MACHINE,
  398. .class_init = realview_pbx_a9_class_init,
  399. };
  400. static void realview_machine_init(void)
  401. {
  402. type_register_static(&realview_eb_type);
  403. type_register_static(&realview_eb_mpcore_type);
  404. type_register_static(&realview_pb_a8_type);
  405. type_register_static(&realview_pbx_a9_type);
  406. }
  407. type_init(realview_machine_init)