pxa2xx_pic.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339
  1. /*
  2. * Intel XScale PXA Programmable Interrupt Controller.
  3. *
  4. * Copyright (c) 2006 Openedhand Ltd.
  5. * Copyright (c) 2006 Thorsten Zitterell
  6. * Written by Andrzej Zaborowski <balrog@zabor.org>
  7. *
  8. * This code is licensed under the GPL.
  9. */
  10. #include "qemu/osdep.h"
  11. #include "qapi/error.h"
  12. #include "qemu/module.h"
  13. #include "qemu/log.h"
  14. #include "cpu.h"
  15. #include "hw/arm/pxa.h"
  16. #include "hw/sysbus.h"
  17. #include "migration/vmstate.h"
  18. #define ICIP 0x00 /* Interrupt Controller IRQ Pending register */
  19. #define ICMR 0x04 /* Interrupt Controller Mask register */
  20. #define ICLR 0x08 /* Interrupt Controller Level register */
  21. #define ICFP 0x0c /* Interrupt Controller FIQ Pending register */
  22. #define ICPR 0x10 /* Interrupt Controller Pending register */
  23. #define ICCR 0x14 /* Interrupt Controller Control register */
  24. #define ICHP 0x18 /* Interrupt Controller Highest Priority register */
  25. #define IPR0 0x1c /* Interrupt Controller Priority register 0 */
  26. #define IPR31 0x98 /* Interrupt Controller Priority register 31 */
  27. #define ICIP2 0x9c /* Interrupt Controller IRQ Pending register 2 */
  28. #define ICMR2 0xa0 /* Interrupt Controller Mask register 2 */
  29. #define ICLR2 0xa4 /* Interrupt Controller Level register 2 */
  30. #define ICFP2 0xa8 /* Interrupt Controller FIQ Pending register 2 */
  31. #define ICPR2 0xac /* Interrupt Controller Pending register 2 */
  32. #define IPR32 0xb0 /* Interrupt Controller Priority register 32 */
  33. #define IPR39 0xcc /* Interrupt Controller Priority register 39 */
  34. #define PXA2XX_PIC_SRCS 40
  35. #define TYPE_PXA2XX_PIC "pxa2xx_pic"
  36. #define PXA2XX_PIC(obj) \
  37. OBJECT_CHECK(PXA2xxPICState, (obj), TYPE_PXA2XX_PIC)
  38. typedef struct {
  39. /*< private >*/
  40. SysBusDevice parent_obj;
  41. /*< public >*/
  42. MemoryRegion iomem;
  43. ARMCPU *cpu;
  44. uint32_t int_enabled[2];
  45. uint32_t int_pending[2];
  46. uint32_t is_fiq[2];
  47. uint32_t int_idle;
  48. uint32_t priority[PXA2XX_PIC_SRCS];
  49. } PXA2xxPICState;
  50. static void pxa2xx_pic_update(void *opaque)
  51. {
  52. uint32_t mask[2];
  53. PXA2xxPICState *s = (PXA2xxPICState *) opaque;
  54. CPUState *cpu = CPU(s->cpu);
  55. if (cpu->halted) {
  56. mask[0] = s->int_pending[0] & (s->int_enabled[0] | s->int_idle);
  57. mask[1] = s->int_pending[1] & (s->int_enabled[1] | s->int_idle);
  58. if (mask[0] || mask[1]) {
  59. cpu_interrupt(cpu, CPU_INTERRUPT_EXITTB);
  60. }
  61. }
  62. mask[0] = s->int_pending[0] & s->int_enabled[0];
  63. mask[1] = s->int_pending[1] & s->int_enabled[1];
  64. if ((mask[0] & s->is_fiq[0]) || (mask[1] & s->is_fiq[1])) {
  65. cpu_interrupt(cpu, CPU_INTERRUPT_FIQ);
  66. } else {
  67. cpu_reset_interrupt(cpu, CPU_INTERRUPT_FIQ);
  68. }
  69. if ((mask[0] & ~s->is_fiq[0]) || (mask[1] & ~s->is_fiq[1])) {
  70. cpu_interrupt(cpu, CPU_INTERRUPT_HARD);
  71. } else {
  72. cpu_reset_interrupt(cpu, CPU_INTERRUPT_HARD);
  73. }
  74. }
  75. /* Note: Here level means state of the signal on a pin, not
  76. * IRQ/FIQ distinction as in PXA Developer Manual. */
  77. static void pxa2xx_pic_set_irq(void *opaque, int irq, int level)
  78. {
  79. PXA2xxPICState *s = (PXA2xxPICState *) opaque;
  80. int int_set = (irq >= 32);
  81. irq &= 31;
  82. if (level)
  83. s->int_pending[int_set] |= 1 << irq;
  84. else
  85. s->int_pending[int_set] &= ~(1 << irq);
  86. pxa2xx_pic_update(opaque);
  87. }
  88. static inline uint32_t pxa2xx_pic_highest(PXA2xxPICState *s) {
  89. int i, int_set, irq;
  90. uint32_t bit, mask[2];
  91. uint32_t ichp = 0x003f003f; /* Both IDs invalid */
  92. mask[0] = s->int_pending[0] & s->int_enabled[0];
  93. mask[1] = s->int_pending[1] & s->int_enabled[1];
  94. for (i = PXA2XX_PIC_SRCS - 1; i >= 0; i --) {
  95. irq = s->priority[i] & 0x3f;
  96. if ((s->priority[i] & (1U << 31)) && irq < PXA2XX_PIC_SRCS) {
  97. /* Source peripheral ID is valid. */
  98. bit = 1 << (irq & 31);
  99. int_set = (irq >= 32);
  100. if (mask[int_set] & bit & s->is_fiq[int_set]) {
  101. /* FIQ asserted */
  102. ichp &= 0xffff0000;
  103. ichp |= (1 << 15) | irq;
  104. }
  105. if (mask[int_set] & bit & ~s->is_fiq[int_set]) {
  106. /* IRQ asserted */
  107. ichp &= 0x0000ffff;
  108. ichp |= (1U << 31) | (irq << 16);
  109. }
  110. }
  111. }
  112. return ichp;
  113. }
  114. static uint64_t pxa2xx_pic_mem_read(void *opaque, hwaddr offset,
  115. unsigned size)
  116. {
  117. PXA2xxPICState *s = (PXA2xxPICState *) opaque;
  118. switch (offset) {
  119. case ICIP: /* IRQ Pending register */
  120. return s->int_pending[0] & ~s->is_fiq[0] & s->int_enabled[0];
  121. case ICIP2: /* IRQ Pending register 2 */
  122. return s->int_pending[1] & ~s->is_fiq[1] & s->int_enabled[1];
  123. case ICMR: /* Mask register */
  124. return s->int_enabled[0];
  125. case ICMR2: /* Mask register 2 */
  126. return s->int_enabled[1];
  127. case ICLR: /* Level register */
  128. return s->is_fiq[0];
  129. case ICLR2: /* Level register 2 */
  130. return s->is_fiq[1];
  131. case ICCR: /* Idle mask */
  132. return (s->int_idle == 0);
  133. case ICFP: /* FIQ Pending register */
  134. return s->int_pending[0] & s->is_fiq[0] & s->int_enabled[0];
  135. case ICFP2: /* FIQ Pending register 2 */
  136. return s->int_pending[1] & s->is_fiq[1] & s->int_enabled[1];
  137. case ICPR: /* Pending register */
  138. return s->int_pending[0];
  139. case ICPR2: /* Pending register 2 */
  140. return s->int_pending[1];
  141. case IPR0 ... IPR31:
  142. return s->priority[0 + ((offset - IPR0 ) >> 2)];
  143. case IPR32 ... IPR39:
  144. return s->priority[32 + ((offset - IPR32) >> 2)];
  145. case ICHP: /* Highest Priority register */
  146. return pxa2xx_pic_highest(s);
  147. default:
  148. qemu_log_mask(LOG_GUEST_ERROR,
  149. "pxa2xx_pic_mem_read: bad register offset 0x%" HWADDR_PRIx
  150. "\n", offset);
  151. return 0;
  152. }
  153. }
  154. static void pxa2xx_pic_mem_write(void *opaque, hwaddr offset,
  155. uint64_t value, unsigned size)
  156. {
  157. PXA2xxPICState *s = (PXA2xxPICState *) opaque;
  158. switch (offset) {
  159. case ICMR: /* Mask register */
  160. s->int_enabled[0] = value;
  161. break;
  162. case ICMR2: /* Mask register 2 */
  163. s->int_enabled[1] = value;
  164. break;
  165. case ICLR: /* Level register */
  166. s->is_fiq[0] = value;
  167. break;
  168. case ICLR2: /* Level register 2 */
  169. s->is_fiq[1] = value;
  170. break;
  171. case ICCR: /* Idle mask */
  172. s->int_idle = (value & 1) ? 0 : ~0;
  173. break;
  174. case IPR0 ... IPR31:
  175. s->priority[0 + ((offset - IPR0 ) >> 2)] = value & 0x8000003f;
  176. break;
  177. case IPR32 ... IPR39:
  178. s->priority[32 + ((offset - IPR32) >> 2)] = value & 0x8000003f;
  179. break;
  180. default:
  181. qemu_log_mask(LOG_GUEST_ERROR,
  182. "pxa2xx_pic_mem_write: bad register offset 0x%"
  183. HWADDR_PRIx "\n", offset);
  184. return;
  185. }
  186. pxa2xx_pic_update(opaque);
  187. }
  188. /* Interrupt Controller Coprocessor Space Register Mapping */
  189. static const int pxa2xx_cp_reg_map[0x10] = {
  190. [0x0 ... 0xf] = -1,
  191. [0x0] = ICIP,
  192. [0x1] = ICMR,
  193. [0x2] = ICLR,
  194. [0x3] = ICFP,
  195. [0x4] = ICPR,
  196. [0x5] = ICHP,
  197. [0x6] = ICIP2,
  198. [0x7] = ICMR2,
  199. [0x8] = ICLR2,
  200. [0x9] = ICFP2,
  201. [0xa] = ICPR2,
  202. };
  203. static uint64_t pxa2xx_pic_cp_read(CPUARMState *env, const ARMCPRegInfo *ri)
  204. {
  205. int offset = pxa2xx_cp_reg_map[ri->crn];
  206. return pxa2xx_pic_mem_read(ri->opaque, offset, 4);
  207. }
  208. static void pxa2xx_pic_cp_write(CPUARMState *env, const ARMCPRegInfo *ri,
  209. uint64_t value)
  210. {
  211. int offset = pxa2xx_cp_reg_map[ri->crn];
  212. pxa2xx_pic_mem_write(ri->opaque, offset, value, 4);
  213. }
  214. #define REGINFO_FOR_PIC_CP(NAME, CRN) \
  215. { .name = NAME, .cp = 6, .crn = CRN, .crm = 0, .opc1 = 0, .opc2 = 0, \
  216. .access = PL1_RW, .type = ARM_CP_IO, \
  217. .readfn = pxa2xx_pic_cp_read, .writefn = pxa2xx_pic_cp_write }
  218. static const ARMCPRegInfo pxa_pic_cp_reginfo[] = {
  219. REGINFO_FOR_PIC_CP("ICIP", 0),
  220. REGINFO_FOR_PIC_CP("ICMR", 1),
  221. REGINFO_FOR_PIC_CP("ICLR", 2),
  222. REGINFO_FOR_PIC_CP("ICFP", 3),
  223. REGINFO_FOR_PIC_CP("ICPR", 4),
  224. REGINFO_FOR_PIC_CP("ICHP", 5),
  225. REGINFO_FOR_PIC_CP("ICIP2", 6),
  226. REGINFO_FOR_PIC_CP("ICMR2", 7),
  227. REGINFO_FOR_PIC_CP("ICLR2", 8),
  228. REGINFO_FOR_PIC_CP("ICFP2", 9),
  229. REGINFO_FOR_PIC_CP("ICPR2", 0xa),
  230. REGINFO_SENTINEL
  231. };
  232. static const MemoryRegionOps pxa2xx_pic_ops = {
  233. .read = pxa2xx_pic_mem_read,
  234. .write = pxa2xx_pic_mem_write,
  235. .endianness = DEVICE_NATIVE_ENDIAN,
  236. };
  237. static int pxa2xx_pic_post_load(void *opaque, int version_id)
  238. {
  239. pxa2xx_pic_update(opaque);
  240. return 0;
  241. }
  242. DeviceState *pxa2xx_pic_init(hwaddr base, ARMCPU *cpu)
  243. {
  244. DeviceState *dev = qdev_new(TYPE_PXA2XX_PIC);
  245. PXA2xxPICState *s = PXA2XX_PIC(dev);
  246. s->cpu = cpu;
  247. s->int_pending[0] = 0;
  248. s->int_pending[1] = 0;
  249. s->int_enabled[0] = 0;
  250. s->int_enabled[1] = 0;
  251. s->is_fiq[0] = 0;
  252. s->is_fiq[1] = 0;
  253. sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
  254. qdev_init_gpio_in(dev, pxa2xx_pic_set_irq, PXA2XX_PIC_SRCS);
  255. /* Enable IC memory-mapped registers access. */
  256. memory_region_init_io(&s->iomem, OBJECT(s), &pxa2xx_pic_ops, s,
  257. "pxa2xx-pic", 0x00100000);
  258. sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem);
  259. sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base);
  260. /* Enable IC coprocessor access. */
  261. define_arm_cp_regs_with_opaque(cpu, pxa_pic_cp_reginfo, s);
  262. return dev;
  263. }
  264. static VMStateDescription vmstate_pxa2xx_pic_regs = {
  265. .name = "pxa2xx_pic",
  266. .version_id = 0,
  267. .minimum_version_id = 0,
  268. .post_load = pxa2xx_pic_post_load,
  269. .fields = (VMStateField[]) {
  270. VMSTATE_UINT32_ARRAY(int_enabled, PXA2xxPICState, 2),
  271. VMSTATE_UINT32_ARRAY(int_pending, PXA2xxPICState, 2),
  272. VMSTATE_UINT32_ARRAY(is_fiq, PXA2xxPICState, 2),
  273. VMSTATE_UINT32(int_idle, PXA2xxPICState),
  274. VMSTATE_UINT32_ARRAY(priority, PXA2xxPICState, PXA2XX_PIC_SRCS),
  275. VMSTATE_END_OF_LIST(),
  276. },
  277. };
  278. static void pxa2xx_pic_class_init(ObjectClass *klass, void *data)
  279. {
  280. DeviceClass *dc = DEVICE_CLASS(klass);
  281. dc->desc = "PXA2xx PIC";
  282. dc->vmsd = &vmstate_pxa2xx_pic_regs;
  283. }
  284. static const TypeInfo pxa2xx_pic_info = {
  285. .name = TYPE_PXA2XX_PIC,
  286. .parent = TYPE_SYS_BUS_DEVICE,
  287. .instance_size = sizeof(PXA2xxPICState),
  288. .class_init = pxa2xx_pic_class_init,
  289. };
  290. static void pxa2xx_pic_register_types(void)
  291. {
  292. type_register_static(&pxa2xx_pic_info);
  293. }
  294. type_init(pxa2xx_pic_register_types)