omap2.c 87 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715
  1. /*
  2. * TI OMAP processors emulation.
  3. *
  4. * Copyright (C) 2007-2008 Nokia Corporation
  5. * Written by Andrzej Zaborowski <andrew@openedhand.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 or
  10. * (at your option) version 3 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "qemu/osdep.h"
  21. #include "qemu/error-report.h"
  22. #include "qapi/error.h"
  23. #include "cpu.h"
  24. #include "exec/address-spaces.h"
  25. #include "sysemu/blockdev.h"
  26. #include "sysemu/qtest.h"
  27. #include "sysemu/reset.h"
  28. #include "sysemu/runstate.h"
  29. #include "hw/boards.h"
  30. #include "hw/irq.h"
  31. #include "hw/qdev-properties.h"
  32. #include "hw/arm/boot.h"
  33. #include "hw/arm/omap.h"
  34. #include "sysemu/sysemu.h"
  35. #include "qemu/timer.h"
  36. #include "chardev/char-fe.h"
  37. #include "hw/block/flash.h"
  38. #include "hw/arm/soc_dma.h"
  39. #include "hw/sysbus.h"
  40. #include "audio/audio.h"
  41. /* Enhanced Audio Controller (CODEC only) */
  42. struct omap_eac_s {
  43. qemu_irq irq;
  44. MemoryRegion iomem;
  45. uint16_t sysconfig;
  46. uint8_t config[4];
  47. uint8_t control;
  48. uint8_t address;
  49. uint16_t data;
  50. uint8_t vtol;
  51. uint8_t vtsl;
  52. uint16_t mixer;
  53. uint16_t gain[4];
  54. uint8_t att;
  55. uint16_t max[7];
  56. struct {
  57. qemu_irq txdrq;
  58. qemu_irq rxdrq;
  59. uint32_t (*txrx)(void *opaque, uint32_t, int);
  60. void *opaque;
  61. #define EAC_BUF_LEN 1024
  62. uint32_t rxbuf[EAC_BUF_LEN];
  63. int rxoff;
  64. int rxlen;
  65. int rxavail;
  66. uint32_t txbuf[EAC_BUF_LEN];
  67. int txlen;
  68. int txavail;
  69. int enable;
  70. int rate;
  71. uint16_t config[4];
  72. /* These need to be moved to the actual codec */
  73. QEMUSoundCard card;
  74. SWVoiceIn *in_voice;
  75. SWVoiceOut *out_voice;
  76. int hw_enable;
  77. } codec;
  78. struct {
  79. uint8_t control;
  80. uint16_t config;
  81. } modem, bt;
  82. };
  83. static inline void omap_eac_interrupt_update(struct omap_eac_s *s)
  84. {
  85. qemu_set_irq(s->irq, (s->codec.config[1] >> 14) & 1); /* AURDI */
  86. }
  87. static inline void omap_eac_in_dmarequest_update(struct omap_eac_s *s)
  88. {
  89. qemu_set_irq(s->codec.rxdrq, (s->codec.rxavail || s->codec.rxlen) &&
  90. ((s->codec.config[1] >> 12) & 1)); /* DMAREN */
  91. }
  92. static inline void omap_eac_out_dmarequest_update(struct omap_eac_s *s)
  93. {
  94. qemu_set_irq(s->codec.txdrq, s->codec.txlen < s->codec.txavail &&
  95. ((s->codec.config[1] >> 11) & 1)); /* DMAWEN */
  96. }
  97. static inline void omap_eac_in_refill(struct omap_eac_s *s)
  98. {
  99. int left = MIN(EAC_BUF_LEN - s->codec.rxlen, s->codec.rxavail) << 2;
  100. int start = ((s->codec.rxoff + s->codec.rxlen) & (EAC_BUF_LEN - 1)) << 2;
  101. int leftwrap = MIN(left, (EAC_BUF_LEN << 2) - start);
  102. int recv = 1;
  103. uint8_t *buf = (uint8_t *) s->codec.rxbuf + start;
  104. left -= leftwrap;
  105. start = 0;
  106. while (leftwrap && (recv = AUD_read(s->codec.in_voice, buf + start,
  107. leftwrap)) > 0) { /* Be defensive */
  108. start += recv;
  109. leftwrap -= recv;
  110. }
  111. if (recv <= 0)
  112. s->codec.rxavail = 0;
  113. else
  114. s->codec.rxavail -= start >> 2;
  115. s->codec.rxlen += start >> 2;
  116. if (recv > 0 && left > 0) {
  117. start = 0;
  118. while (left && (recv = AUD_read(s->codec.in_voice,
  119. (uint8_t *) s->codec.rxbuf + start,
  120. left)) > 0) { /* Be defensive */
  121. start += recv;
  122. left -= recv;
  123. }
  124. if (recv <= 0)
  125. s->codec.rxavail = 0;
  126. else
  127. s->codec.rxavail -= start >> 2;
  128. s->codec.rxlen += start >> 2;
  129. }
  130. }
  131. static inline void omap_eac_out_empty(struct omap_eac_s *s)
  132. {
  133. int left = s->codec.txlen << 2;
  134. int start = 0;
  135. int sent = 1;
  136. while (left && (sent = AUD_write(s->codec.out_voice,
  137. (uint8_t *) s->codec.txbuf + start,
  138. left)) > 0) { /* Be defensive */
  139. start += sent;
  140. left -= sent;
  141. }
  142. if (!sent) {
  143. s->codec.txavail = 0;
  144. omap_eac_out_dmarequest_update(s);
  145. }
  146. if (start)
  147. s->codec.txlen = 0;
  148. }
  149. static void omap_eac_in_cb(void *opaque, int avail_b)
  150. {
  151. struct omap_eac_s *s = (struct omap_eac_s *) opaque;
  152. s->codec.rxavail = avail_b >> 2;
  153. omap_eac_in_refill(s);
  154. /* TODO: possibly discard current buffer if overrun */
  155. omap_eac_in_dmarequest_update(s);
  156. }
  157. static void omap_eac_out_cb(void *opaque, int free_b)
  158. {
  159. struct omap_eac_s *s = (struct omap_eac_s *) opaque;
  160. s->codec.txavail = free_b >> 2;
  161. if (s->codec.txlen)
  162. omap_eac_out_empty(s);
  163. else
  164. omap_eac_out_dmarequest_update(s);
  165. }
  166. static void omap_eac_enable_update(struct omap_eac_s *s)
  167. {
  168. s->codec.enable = !(s->codec.config[1] & 1) && /* EACPWD */
  169. (s->codec.config[1] & 2) && /* AUDEN */
  170. s->codec.hw_enable;
  171. }
  172. static const int omap_eac_fsint[4] = {
  173. 8000,
  174. 11025,
  175. 22050,
  176. 44100,
  177. };
  178. static const int omap_eac_fsint2[8] = {
  179. 8000,
  180. 11025,
  181. 22050,
  182. 44100,
  183. 48000,
  184. 0, 0, 0,
  185. };
  186. static const int omap_eac_fsint3[16] = {
  187. 8000,
  188. 11025,
  189. 16000,
  190. 22050,
  191. 24000,
  192. 32000,
  193. 44100,
  194. 48000,
  195. 0, 0, 0, 0, 0, 0, 0, 0,
  196. };
  197. static void omap_eac_rate_update(struct omap_eac_s *s)
  198. {
  199. int fsint[3];
  200. fsint[2] = (s->codec.config[3] >> 9) & 0xf;
  201. fsint[1] = (s->codec.config[2] >> 0) & 0x7;
  202. fsint[0] = (s->codec.config[0] >> 6) & 0x3;
  203. if (fsint[2] < 0xf)
  204. s->codec.rate = omap_eac_fsint3[fsint[2]];
  205. else if (fsint[1] < 0x7)
  206. s->codec.rate = omap_eac_fsint2[fsint[1]];
  207. else
  208. s->codec.rate = omap_eac_fsint[fsint[0]];
  209. }
  210. static void omap_eac_volume_update(struct omap_eac_s *s)
  211. {
  212. /* TODO */
  213. }
  214. static void omap_eac_format_update(struct omap_eac_s *s)
  215. {
  216. struct audsettings fmt;
  217. /* The hardware buffers at most one sample */
  218. if (s->codec.rxlen)
  219. s->codec.rxlen = 1;
  220. if (s->codec.in_voice) {
  221. AUD_set_active_in(s->codec.in_voice, 0);
  222. AUD_close_in(&s->codec.card, s->codec.in_voice);
  223. s->codec.in_voice = NULL;
  224. }
  225. if (s->codec.out_voice) {
  226. omap_eac_out_empty(s);
  227. AUD_set_active_out(s->codec.out_voice, 0);
  228. AUD_close_out(&s->codec.card, s->codec.out_voice);
  229. s->codec.out_voice = NULL;
  230. s->codec.txavail = 0;
  231. }
  232. /* Discard what couldn't be written */
  233. s->codec.txlen = 0;
  234. omap_eac_enable_update(s);
  235. if (!s->codec.enable)
  236. return;
  237. omap_eac_rate_update(s);
  238. fmt.endianness = ((s->codec.config[0] >> 8) & 1); /* LI_BI */
  239. fmt.nchannels = ((s->codec.config[0] >> 10) & 1) ? 2 : 1; /* MN_ST */
  240. fmt.freq = s->codec.rate;
  241. /* TODO: signedness possibly depends on the CODEC hardware - or
  242. * does I2S specify it? */
  243. /* All register writes are 16 bits so we we store 16-bit samples
  244. * in the buffers regardless of AGCFR[B8_16] value. */
  245. fmt.fmt = AUDIO_FORMAT_U16;
  246. s->codec.in_voice = AUD_open_in(&s->codec.card, s->codec.in_voice,
  247. "eac.codec.in", s, omap_eac_in_cb, &fmt);
  248. s->codec.out_voice = AUD_open_out(&s->codec.card, s->codec.out_voice,
  249. "eac.codec.out", s, omap_eac_out_cb, &fmt);
  250. omap_eac_volume_update(s);
  251. AUD_set_active_in(s->codec.in_voice, 1);
  252. AUD_set_active_out(s->codec.out_voice, 1);
  253. }
  254. static void omap_eac_reset(struct omap_eac_s *s)
  255. {
  256. s->sysconfig = 0;
  257. s->config[0] = 0x0c;
  258. s->config[1] = 0x09;
  259. s->config[2] = 0xab;
  260. s->config[3] = 0x03;
  261. s->control = 0x00;
  262. s->address = 0x00;
  263. s->data = 0x0000;
  264. s->vtol = 0x00;
  265. s->vtsl = 0x00;
  266. s->mixer = 0x0000;
  267. s->gain[0] = 0xe7e7;
  268. s->gain[1] = 0x6767;
  269. s->gain[2] = 0x6767;
  270. s->gain[3] = 0x6767;
  271. s->att = 0xce;
  272. s->max[0] = 0;
  273. s->max[1] = 0;
  274. s->max[2] = 0;
  275. s->max[3] = 0;
  276. s->max[4] = 0;
  277. s->max[5] = 0;
  278. s->max[6] = 0;
  279. s->modem.control = 0x00;
  280. s->modem.config = 0x0000;
  281. s->bt.control = 0x00;
  282. s->bt.config = 0x0000;
  283. s->codec.config[0] = 0x0649;
  284. s->codec.config[1] = 0x0000;
  285. s->codec.config[2] = 0x0007;
  286. s->codec.config[3] = 0x1ffc;
  287. s->codec.rxoff = 0;
  288. s->codec.rxlen = 0;
  289. s->codec.txlen = 0;
  290. s->codec.rxavail = 0;
  291. s->codec.txavail = 0;
  292. omap_eac_format_update(s);
  293. omap_eac_interrupt_update(s);
  294. }
  295. static uint64_t omap_eac_read(void *opaque, hwaddr addr,
  296. unsigned size)
  297. {
  298. struct omap_eac_s *s = (struct omap_eac_s *) opaque;
  299. uint32_t ret;
  300. if (size != 2) {
  301. return omap_badwidth_read16(opaque, addr);
  302. }
  303. switch (addr) {
  304. case 0x000: /* CPCFR1 */
  305. return s->config[0];
  306. case 0x004: /* CPCFR2 */
  307. return s->config[1];
  308. case 0x008: /* CPCFR3 */
  309. return s->config[2];
  310. case 0x00c: /* CPCFR4 */
  311. return s->config[3];
  312. case 0x010: /* CPTCTL */
  313. return s->control | ((s->codec.rxavail + s->codec.rxlen > 0) << 7) |
  314. ((s->codec.txlen < s->codec.txavail) << 5);
  315. case 0x014: /* CPTTADR */
  316. return s->address;
  317. case 0x018: /* CPTDATL */
  318. return s->data & 0xff;
  319. case 0x01c: /* CPTDATH */
  320. return s->data >> 8;
  321. case 0x020: /* CPTVSLL */
  322. return s->vtol;
  323. case 0x024: /* CPTVSLH */
  324. return s->vtsl | (3 << 5); /* CRDY1 | CRDY2 */
  325. case 0x040: /* MPCTR */
  326. return s->modem.control;
  327. case 0x044: /* MPMCCFR */
  328. return s->modem.config;
  329. case 0x060: /* BPCTR */
  330. return s->bt.control;
  331. case 0x064: /* BPMCCFR */
  332. return s->bt.config;
  333. case 0x080: /* AMSCFR */
  334. return s->mixer;
  335. case 0x084: /* AMVCTR */
  336. return s->gain[0];
  337. case 0x088: /* AM1VCTR */
  338. return s->gain[1];
  339. case 0x08c: /* AM2VCTR */
  340. return s->gain[2];
  341. case 0x090: /* AM3VCTR */
  342. return s->gain[3];
  343. case 0x094: /* ASTCTR */
  344. return s->att;
  345. case 0x098: /* APD1LCR */
  346. return s->max[0];
  347. case 0x09c: /* APD1RCR */
  348. return s->max[1];
  349. case 0x0a0: /* APD2LCR */
  350. return s->max[2];
  351. case 0x0a4: /* APD2RCR */
  352. return s->max[3];
  353. case 0x0a8: /* APD3LCR */
  354. return s->max[4];
  355. case 0x0ac: /* APD3RCR */
  356. return s->max[5];
  357. case 0x0b0: /* APD4R */
  358. return s->max[6];
  359. case 0x0b4: /* ADWR */
  360. /* This should be write-only? Docs list it as read-only. */
  361. return 0x0000;
  362. case 0x0b8: /* ADRDR */
  363. if (likely(s->codec.rxlen > 1)) {
  364. ret = s->codec.rxbuf[s->codec.rxoff ++];
  365. s->codec.rxlen --;
  366. s->codec.rxoff &= EAC_BUF_LEN - 1;
  367. return ret;
  368. } else if (s->codec.rxlen) {
  369. ret = s->codec.rxbuf[s->codec.rxoff ++];
  370. s->codec.rxlen --;
  371. s->codec.rxoff &= EAC_BUF_LEN - 1;
  372. if (s->codec.rxavail)
  373. omap_eac_in_refill(s);
  374. omap_eac_in_dmarequest_update(s);
  375. return ret;
  376. }
  377. return 0x0000;
  378. case 0x0bc: /* AGCFR */
  379. return s->codec.config[0];
  380. case 0x0c0: /* AGCTR */
  381. return s->codec.config[1] | ((s->codec.config[1] & 2) << 14);
  382. case 0x0c4: /* AGCFR2 */
  383. return s->codec.config[2];
  384. case 0x0c8: /* AGCFR3 */
  385. return s->codec.config[3];
  386. case 0x0cc: /* MBPDMACTR */
  387. case 0x0d0: /* MPDDMARR */
  388. case 0x0d8: /* MPUDMARR */
  389. case 0x0e4: /* BPDDMARR */
  390. case 0x0ec: /* BPUDMARR */
  391. return 0x0000;
  392. case 0x100: /* VERSION_NUMBER */
  393. return 0x0010;
  394. case 0x104: /* SYSCONFIG */
  395. return s->sysconfig;
  396. case 0x108: /* SYSSTATUS */
  397. return 1 | 0xe; /* RESETDONE | stuff */
  398. }
  399. OMAP_BAD_REG(addr);
  400. return 0;
  401. }
  402. static void omap_eac_write(void *opaque, hwaddr addr,
  403. uint64_t value, unsigned size)
  404. {
  405. struct omap_eac_s *s = (struct omap_eac_s *) opaque;
  406. if (size != 2) {
  407. omap_badwidth_write16(opaque, addr, value);
  408. return;
  409. }
  410. switch (addr) {
  411. case 0x098: /* APD1LCR */
  412. case 0x09c: /* APD1RCR */
  413. case 0x0a0: /* APD2LCR */
  414. case 0x0a4: /* APD2RCR */
  415. case 0x0a8: /* APD3LCR */
  416. case 0x0ac: /* APD3RCR */
  417. case 0x0b0: /* APD4R */
  418. case 0x0b8: /* ADRDR */
  419. case 0x0d0: /* MPDDMARR */
  420. case 0x0d8: /* MPUDMARR */
  421. case 0x0e4: /* BPDDMARR */
  422. case 0x0ec: /* BPUDMARR */
  423. case 0x100: /* VERSION_NUMBER */
  424. case 0x108: /* SYSSTATUS */
  425. OMAP_RO_REG(addr);
  426. return;
  427. case 0x000: /* CPCFR1 */
  428. s->config[0] = value & 0xff;
  429. omap_eac_format_update(s);
  430. break;
  431. case 0x004: /* CPCFR2 */
  432. s->config[1] = value & 0xff;
  433. omap_eac_format_update(s);
  434. break;
  435. case 0x008: /* CPCFR3 */
  436. s->config[2] = value & 0xff;
  437. omap_eac_format_update(s);
  438. break;
  439. case 0x00c: /* CPCFR4 */
  440. s->config[3] = value & 0xff;
  441. omap_eac_format_update(s);
  442. break;
  443. case 0x010: /* CPTCTL */
  444. /* Assuming TXF and TXE bits are read-only... */
  445. s->control = value & 0x5f;
  446. omap_eac_interrupt_update(s);
  447. break;
  448. case 0x014: /* CPTTADR */
  449. s->address = value & 0xff;
  450. break;
  451. case 0x018: /* CPTDATL */
  452. s->data &= 0xff00;
  453. s->data |= value & 0xff;
  454. break;
  455. case 0x01c: /* CPTDATH */
  456. s->data &= 0x00ff;
  457. s->data |= value << 8;
  458. break;
  459. case 0x020: /* CPTVSLL */
  460. s->vtol = value & 0xf8;
  461. break;
  462. case 0x024: /* CPTVSLH */
  463. s->vtsl = value & 0x9f;
  464. break;
  465. case 0x040: /* MPCTR */
  466. s->modem.control = value & 0x8f;
  467. break;
  468. case 0x044: /* MPMCCFR */
  469. s->modem.config = value & 0x7fff;
  470. break;
  471. case 0x060: /* BPCTR */
  472. s->bt.control = value & 0x8f;
  473. break;
  474. case 0x064: /* BPMCCFR */
  475. s->bt.config = value & 0x7fff;
  476. break;
  477. case 0x080: /* AMSCFR */
  478. s->mixer = value & 0x0fff;
  479. break;
  480. case 0x084: /* AMVCTR */
  481. s->gain[0] = value & 0xffff;
  482. break;
  483. case 0x088: /* AM1VCTR */
  484. s->gain[1] = value & 0xff7f;
  485. break;
  486. case 0x08c: /* AM2VCTR */
  487. s->gain[2] = value & 0xff7f;
  488. break;
  489. case 0x090: /* AM3VCTR */
  490. s->gain[3] = value & 0xff7f;
  491. break;
  492. case 0x094: /* ASTCTR */
  493. s->att = value & 0xff;
  494. break;
  495. case 0x0b4: /* ADWR */
  496. s->codec.txbuf[s->codec.txlen ++] = value;
  497. if (unlikely(s->codec.txlen == EAC_BUF_LEN ||
  498. s->codec.txlen == s->codec.txavail)) {
  499. if (s->codec.txavail)
  500. omap_eac_out_empty(s);
  501. /* Discard what couldn't be written */
  502. s->codec.txlen = 0;
  503. }
  504. break;
  505. case 0x0bc: /* AGCFR */
  506. s->codec.config[0] = value & 0x07ff;
  507. omap_eac_format_update(s);
  508. break;
  509. case 0x0c0: /* AGCTR */
  510. s->codec.config[1] = value & 0x780f;
  511. omap_eac_format_update(s);
  512. break;
  513. case 0x0c4: /* AGCFR2 */
  514. s->codec.config[2] = value & 0x003f;
  515. omap_eac_format_update(s);
  516. break;
  517. case 0x0c8: /* AGCFR3 */
  518. s->codec.config[3] = value & 0xffff;
  519. omap_eac_format_update(s);
  520. break;
  521. case 0x0cc: /* MBPDMACTR */
  522. case 0x0d4: /* MPDDMAWR */
  523. case 0x0e0: /* MPUDMAWR */
  524. case 0x0e8: /* BPDDMAWR */
  525. case 0x0f0: /* BPUDMAWR */
  526. break;
  527. case 0x104: /* SYSCONFIG */
  528. if (value & (1 << 1)) /* SOFTRESET */
  529. omap_eac_reset(s);
  530. s->sysconfig = value & 0x31d;
  531. break;
  532. default:
  533. OMAP_BAD_REG(addr);
  534. return;
  535. }
  536. }
  537. static const MemoryRegionOps omap_eac_ops = {
  538. .read = omap_eac_read,
  539. .write = omap_eac_write,
  540. .endianness = DEVICE_NATIVE_ENDIAN,
  541. };
  542. static struct omap_eac_s *omap_eac_init(struct omap_target_agent_s *ta,
  543. qemu_irq irq, qemu_irq *drq, omap_clk fclk, omap_clk iclk)
  544. {
  545. struct omap_eac_s *s = g_new0(struct omap_eac_s, 1);
  546. s->irq = irq;
  547. s->codec.rxdrq = *drq ++;
  548. s->codec.txdrq = *drq;
  549. omap_eac_reset(s);
  550. AUD_register_card("OMAP EAC", &s->codec.card);
  551. memory_region_init_io(&s->iomem, NULL, &omap_eac_ops, s, "omap.eac",
  552. omap_l4_region_size(ta, 0));
  553. omap_l4_attach(ta, 0, &s->iomem);
  554. return s;
  555. }
  556. /* STI/XTI (emulation interface) console - reverse engineered only */
  557. struct omap_sti_s {
  558. qemu_irq irq;
  559. MemoryRegion iomem;
  560. MemoryRegion iomem_fifo;
  561. CharBackend chr;
  562. uint32_t sysconfig;
  563. uint32_t systest;
  564. uint32_t irqst;
  565. uint32_t irqen;
  566. uint32_t clkcontrol;
  567. uint32_t serial_config;
  568. };
  569. #define STI_TRACE_CONSOLE_CHANNEL 239
  570. #define STI_TRACE_CONTROL_CHANNEL 253
  571. static inline void omap_sti_interrupt_update(struct omap_sti_s *s)
  572. {
  573. qemu_set_irq(s->irq, s->irqst & s->irqen);
  574. }
  575. static void omap_sti_reset(struct omap_sti_s *s)
  576. {
  577. s->sysconfig = 0;
  578. s->irqst = 0;
  579. s->irqen = 0;
  580. s->clkcontrol = 0;
  581. s->serial_config = 0;
  582. omap_sti_interrupt_update(s);
  583. }
  584. static uint64_t omap_sti_read(void *opaque, hwaddr addr,
  585. unsigned size)
  586. {
  587. struct omap_sti_s *s = (struct omap_sti_s *) opaque;
  588. if (size != 4) {
  589. return omap_badwidth_read32(opaque, addr);
  590. }
  591. switch (addr) {
  592. case 0x00: /* STI_REVISION */
  593. return 0x10;
  594. case 0x10: /* STI_SYSCONFIG */
  595. return s->sysconfig;
  596. case 0x14: /* STI_SYSSTATUS / STI_RX_STATUS / XTI_SYSSTATUS */
  597. return 0x00;
  598. case 0x18: /* STI_IRQSTATUS */
  599. return s->irqst;
  600. case 0x1c: /* STI_IRQSETEN / STI_IRQCLREN */
  601. return s->irqen;
  602. case 0x24: /* STI_ER / STI_DR / XTI_TRACESELECT */
  603. case 0x28: /* STI_RX_DR / XTI_RXDATA */
  604. /* TODO */
  605. return 0;
  606. case 0x2c: /* STI_CLK_CTRL / XTI_SCLKCRTL */
  607. return s->clkcontrol;
  608. case 0x30: /* STI_SERIAL_CFG / XTI_SCONFIG */
  609. return s->serial_config;
  610. }
  611. OMAP_BAD_REG(addr);
  612. return 0;
  613. }
  614. static void omap_sti_write(void *opaque, hwaddr addr,
  615. uint64_t value, unsigned size)
  616. {
  617. struct omap_sti_s *s = (struct omap_sti_s *) opaque;
  618. if (size != 4) {
  619. omap_badwidth_write32(opaque, addr, value);
  620. return;
  621. }
  622. switch (addr) {
  623. case 0x00: /* STI_REVISION */
  624. case 0x14: /* STI_SYSSTATUS / STI_RX_STATUS / XTI_SYSSTATUS */
  625. OMAP_RO_REG(addr);
  626. return;
  627. case 0x10: /* STI_SYSCONFIG */
  628. if (value & (1 << 1)) /* SOFTRESET */
  629. omap_sti_reset(s);
  630. s->sysconfig = value & 0xfe;
  631. break;
  632. case 0x18: /* STI_IRQSTATUS */
  633. s->irqst &= ~value;
  634. omap_sti_interrupt_update(s);
  635. break;
  636. case 0x1c: /* STI_IRQSETEN / STI_IRQCLREN */
  637. s->irqen = value & 0xffff;
  638. omap_sti_interrupt_update(s);
  639. break;
  640. case 0x2c: /* STI_CLK_CTRL / XTI_SCLKCRTL */
  641. s->clkcontrol = value & 0xff;
  642. break;
  643. case 0x30: /* STI_SERIAL_CFG / XTI_SCONFIG */
  644. s->serial_config = value & 0xff;
  645. break;
  646. case 0x24: /* STI_ER / STI_DR / XTI_TRACESELECT */
  647. case 0x28: /* STI_RX_DR / XTI_RXDATA */
  648. /* TODO */
  649. return;
  650. default:
  651. OMAP_BAD_REG(addr);
  652. return;
  653. }
  654. }
  655. static const MemoryRegionOps omap_sti_ops = {
  656. .read = omap_sti_read,
  657. .write = omap_sti_write,
  658. .endianness = DEVICE_NATIVE_ENDIAN,
  659. };
  660. static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr,
  661. unsigned size)
  662. {
  663. OMAP_BAD_REG(addr);
  664. return 0;
  665. }
  666. static void omap_sti_fifo_write(void *opaque, hwaddr addr,
  667. uint64_t value, unsigned size)
  668. {
  669. struct omap_sti_s *s = (struct omap_sti_s *) opaque;
  670. int ch = addr >> 6;
  671. uint8_t byte = value;
  672. if (size != 1) {
  673. omap_badwidth_write8(opaque, addr, size);
  674. return;
  675. }
  676. if (ch == STI_TRACE_CONTROL_CHANNEL) {
  677. /* Flush channel <i>value</i>. */
  678. /* XXX this blocks entire thread. Rewrite to use
  679. * qemu_chr_fe_write and background I/O callbacks */
  680. qemu_chr_fe_write_all(&s->chr, (const uint8_t *) "\r", 1);
  681. } else if (ch == STI_TRACE_CONSOLE_CHANNEL || 1) {
  682. if (value == 0xc0 || value == 0xc3) {
  683. /* Open channel <i>ch</i>. */
  684. } else if (value == 0x00) {
  685. qemu_chr_fe_write_all(&s->chr, (const uint8_t *) "\n", 1);
  686. } else {
  687. qemu_chr_fe_write_all(&s->chr, &byte, 1);
  688. }
  689. }
  690. }
  691. static const MemoryRegionOps omap_sti_fifo_ops = {
  692. .read = omap_sti_fifo_read,
  693. .write = omap_sti_fifo_write,
  694. .endianness = DEVICE_NATIVE_ENDIAN,
  695. };
  696. static struct omap_sti_s *omap_sti_init(struct omap_target_agent_s *ta,
  697. MemoryRegion *sysmem,
  698. hwaddr channel_base, qemu_irq irq, omap_clk clk,
  699. Chardev *chr)
  700. {
  701. struct omap_sti_s *s = g_new0(struct omap_sti_s, 1);
  702. s->irq = irq;
  703. omap_sti_reset(s);
  704. qemu_chr_fe_init(&s->chr, chr ?: qemu_chr_new("null", "null", NULL),
  705. &error_abort);
  706. memory_region_init_io(&s->iomem, NULL, &omap_sti_ops, s, "omap.sti",
  707. omap_l4_region_size(ta, 0));
  708. omap_l4_attach(ta, 0, &s->iomem);
  709. memory_region_init_io(&s->iomem_fifo, NULL, &omap_sti_fifo_ops, s,
  710. "omap.sti.fifo", 0x10000);
  711. memory_region_add_subregion(sysmem, channel_base, &s->iomem_fifo);
  712. return s;
  713. }
  714. /* L4 Interconnect */
  715. #define L4TA(n) (n)
  716. #define L4TAO(n) ((n) + 39)
  717. static const struct omap_l4_region_s omap_l4_region[125] = {
  718. [ 1] = { 0x40800, 0x800, 32 }, /* Initiator agent */
  719. [ 2] = { 0x41000, 0x1000, 32 }, /* Link agent */
  720. [ 0] = { 0x40000, 0x800, 32 }, /* Address and protection */
  721. [ 3] = { 0x00000, 0x1000, 32 | 16 | 8 }, /* System Control and Pinout */
  722. [ 4] = { 0x01000, 0x1000, 32 | 16 | 8 }, /* L4TAO1 */
  723. [ 5] = { 0x04000, 0x1000, 32 | 16 }, /* 32K Timer */
  724. [ 6] = { 0x05000, 0x1000, 32 | 16 | 8 }, /* L4TAO2 */
  725. [ 7] = { 0x08000, 0x800, 32 }, /* PRCM Region A */
  726. [ 8] = { 0x08800, 0x800, 32 }, /* PRCM Region B */
  727. [ 9] = { 0x09000, 0x1000, 32 | 16 | 8 }, /* L4TAO */
  728. [ 10] = { 0x12000, 0x1000, 32 | 16 | 8 }, /* Test (BCM) */
  729. [ 11] = { 0x13000, 0x1000, 32 | 16 | 8 }, /* L4TA1 */
  730. [ 12] = { 0x14000, 0x1000, 32 }, /* Test/emulation (TAP) */
  731. [ 13] = { 0x15000, 0x1000, 32 | 16 | 8 }, /* L4TA2 */
  732. [ 14] = { 0x18000, 0x1000, 32 | 16 | 8 }, /* GPIO1 */
  733. [ 16] = { 0x1a000, 0x1000, 32 | 16 | 8 }, /* GPIO2 */
  734. [ 18] = { 0x1c000, 0x1000, 32 | 16 | 8 }, /* GPIO3 */
  735. [ 19] = { 0x1e000, 0x1000, 32 | 16 | 8 }, /* GPIO4 */
  736. [ 15] = { 0x19000, 0x1000, 32 | 16 | 8 }, /* Quad GPIO TOP */
  737. [ 17] = { 0x1b000, 0x1000, 32 | 16 | 8 }, /* L4TA3 */
  738. [ 20] = { 0x20000, 0x1000, 32 | 16 | 8 }, /* WD Timer 1 (Secure) */
  739. [ 22] = { 0x22000, 0x1000, 32 | 16 | 8 }, /* WD Timer 2 (OMAP) */
  740. [ 21] = { 0x21000, 0x1000, 32 | 16 | 8 }, /* Dual WD timer TOP */
  741. [ 23] = { 0x23000, 0x1000, 32 | 16 | 8 }, /* L4TA4 */
  742. [ 24] = { 0x28000, 0x1000, 32 | 16 | 8 }, /* GP Timer 1 */
  743. [ 25] = { 0x29000, 0x1000, 32 | 16 | 8 }, /* L4TA7 */
  744. [ 26] = { 0x48000, 0x2000, 32 | 16 | 8 }, /* Emulation (ARM11ETB) */
  745. [ 27] = { 0x4a000, 0x1000, 32 | 16 | 8 }, /* L4TA9 */
  746. [ 28] = { 0x50000, 0x400, 32 | 16 | 8 }, /* Display top */
  747. [ 29] = { 0x50400, 0x400, 32 | 16 | 8 }, /* Display control */
  748. [ 30] = { 0x50800, 0x400, 32 | 16 | 8 }, /* Display RFBI */
  749. [ 31] = { 0x50c00, 0x400, 32 | 16 | 8 }, /* Display encoder */
  750. [ 32] = { 0x51000, 0x1000, 32 | 16 | 8 }, /* L4TA10 */
  751. [ 33] = { 0x52000, 0x400, 32 | 16 | 8 }, /* Camera top */
  752. [ 34] = { 0x52400, 0x400, 32 | 16 | 8 }, /* Camera core */
  753. [ 35] = { 0x52800, 0x400, 32 | 16 | 8 }, /* Camera DMA */
  754. [ 36] = { 0x52c00, 0x400, 32 | 16 | 8 }, /* Camera MMU */
  755. [ 37] = { 0x53000, 0x1000, 32 | 16 | 8 }, /* L4TA11 */
  756. [ 38] = { 0x56000, 0x1000, 32 | 16 | 8 }, /* sDMA */
  757. [ 39] = { 0x57000, 0x1000, 32 | 16 | 8 }, /* L4TA12 */
  758. [ 40] = { 0x58000, 0x1000, 32 | 16 | 8 }, /* SSI top */
  759. [ 41] = { 0x59000, 0x1000, 32 | 16 | 8 }, /* SSI GDD */
  760. [ 42] = { 0x5a000, 0x1000, 32 | 16 | 8 }, /* SSI Port1 */
  761. [ 43] = { 0x5b000, 0x1000, 32 | 16 | 8 }, /* SSI Port2 */
  762. [ 44] = { 0x5c000, 0x1000, 32 | 16 | 8 }, /* L4TA13 */
  763. [ 45] = { 0x5e000, 0x1000, 32 | 16 | 8 }, /* USB OTG */
  764. [ 46] = { 0x5f000, 0x1000, 32 | 16 | 8 }, /* L4TAO4 */
  765. [ 47] = { 0x60000, 0x1000, 32 | 16 | 8 }, /* Emulation (WIN_TRACER1SDRC) */
  766. [ 48] = { 0x61000, 0x1000, 32 | 16 | 8 }, /* L4TA14 */
  767. [ 49] = { 0x62000, 0x1000, 32 | 16 | 8 }, /* Emulation (WIN_TRACER2GPMC) */
  768. [ 50] = { 0x63000, 0x1000, 32 | 16 | 8 }, /* L4TA15 */
  769. [ 51] = { 0x64000, 0x1000, 32 | 16 | 8 }, /* Emulation (WIN_TRACER3OCM) */
  770. [ 52] = { 0x65000, 0x1000, 32 | 16 | 8 }, /* L4TA16 */
  771. [ 53] = { 0x66000, 0x300, 32 | 16 | 8 }, /* Emulation (WIN_TRACER4L4) */
  772. [ 54] = { 0x67000, 0x1000, 32 | 16 | 8 }, /* L4TA17 */
  773. [ 55] = { 0x68000, 0x1000, 32 | 16 | 8 }, /* Emulation (XTI) */
  774. [ 56] = { 0x69000, 0x1000, 32 | 16 | 8 }, /* L4TA18 */
  775. [ 57] = { 0x6a000, 0x1000, 16 | 8 }, /* UART1 */
  776. [ 58] = { 0x6b000, 0x1000, 32 | 16 | 8 }, /* L4TA19 */
  777. [ 59] = { 0x6c000, 0x1000, 16 | 8 }, /* UART2 */
  778. [ 60] = { 0x6d000, 0x1000, 32 | 16 | 8 }, /* L4TA20 */
  779. [ 61] = { 0x6e000, 0x1000, 16 | 8 }, /* UART3 */
  780. [ 62] = { 0x6f000, 0x1000, 32 | 16 | 8 }, /* L4TA21 */
  781. [ 63] = { 0x70000, 0x1000, 16 }, /* I2C1 */
  782. [ 64] = { 0x71000, 0x1000, 32 | 16 | 8 }, /* L4TAO5 */
  783. [ 65] = { 0x72000, 0x1000, 16 }, /* I2C2 */
  784. [ 66] = { 0x73000, 0x1000, 32 | 16 | 8 }, /* L4TAO6 */
  785. [ 67] = { 0x74000, 0x1000, 16 }, /* McBSP1 */
  786. [ 68] = { 0x75000, 0x1000, 32 | 16 | 8 }, /* L4TAO7 */
  787. [ 69] = { 0x76000, 0x1000, 16 }, /* McBSP2 */
  788. [ 70] = { 0x77000, 0x1000, 32 | 16 | 8 }, /* L4TAO8 */
  789. [ 71] = { 0x24000, 0x1000, 32 | 16 | 8 }, /* WD Timer 3 (DSP) */
  790. [ 72] = { 0x25000, 0x1000, 32 | 16 | 8 }, /* L4TA5 */
  791. [ 73] = { 0x26000, 0x1000, 32 | 16 | 8 }, /* WD Timer 4 (IVA) */
  792. [ 74] = { 0x27000, 0x1000, 32 | 16 | 8 }, /* L4TA6 */
  793. [ 75] = { 0x2a000, 0x1000, 32 | 16 | 8 }, /* GP Timer 2 */
  794. [ 76] = { 0x2b000, 0x1000, 32 | 16 | 8 }, /* L4TA8 */
  795. [ 77] = { 0x78000, 0x1000, 32 | 16 | 8 }, /* GP Timer 3 */
  796. [ 78] = { 0x79000, 0x1000, 32 | 16 | 8 }, /* L4TA22 */
  797. [ 79] = { 0x7a000, 0x1000, 32 | 16 | 8 }, /* GP Timer 4 */
  798. [ 80] = { 0x7b000, 0x1000, 32 | 16 | 8 }, /* L4TA23 */
  799. [ 81] = { 0x7c000, 0x1000, 32 | 16 | 8 }, /* GP Timer 5 */
  800. [ 82] = { 0x7d000, 0x1000, 32 | 16 | 8 }, /* L4TA24 */
  801. [ 83] = { 0x7e000, 0x1000, 32 | 16 | 8 }, /* GP Timer 6 */
  802. [ 84] = { 0x7f000, 0x1000, 32 | 16 | 8 }, /* L4TA25 */
  803. [ 85] = { 0x80000, 0x1000, 32 | 16 | 8 }, /* GP Timer 7 */
  804. [ 86] = { 0x81000, 0x1000, 32 | 16 | 8 }, /* L4TA26 */
  805. [ 87] = { 0x82000, 0x1000, 32 | 16 | 8 }, /* GP Timer 8 */
  806. [ 88] = { 0x83000, 0x1000, 32 | 16 | 8 }, /* L4TA27 */
  807. [ 89] = { 0x84000, 0x1000, 32 | 16 | 8 }, /* GP Timer 9 */
  808. [ 90] = { 0x85000, 0x1000, 32 | 16 | 8 }, /* L4TA28 */
  809. [ 91] = { 0x86000, 0x1000, 32 | 16 | 8 }, /* GP Timer 10 */
  810. [ 92] = { 0x87000, 0x1000, 32 | 16 | 8 }, /* L4TA29 */
  811. [ 93] = { 0x88000, 0x1000, 32 | 16 | 8 }, /* GP Timer 11 */
  812. [ 94] = { 0x89000, 0x1000, 32 | 16 | 8 }, /* L4TA30 */
  813. [ 95] = { 0x8a000, 0x1000, 32 | 16 | 8 }, /* GP Timer 12 */
  814. [ 96] = { 0x8b000, 0x1000, 32 | 16 | 8 }, /* L4TA31 */
  815. [ 97] = { 0x90000, 0x1000, 16 }, /* EAC */
  816. [ 98] = { 0x91000, 0x1000, 32 | 16 | 8 }, /* L4TA32 */
  817. [ 99] = { 0x92000, 0x1000, 16 }, /* FAC */
  818. [100] = { 0x93000, 0x1000, 32 | 16 | 8 }, /* L4TA33 */
  819. [101] = { 0x94000, 0x1000, 32 | 16 | 8 }, /* IPC (MAILBOX) */
  820. [102] = { 0x95000, 0x1000, 32 | 16 | 8 }, /* L4TA34 */
  821. [103] = { 0x98000, 0x1000, 32 | 16 | 8 }, /* SPI1 */
  822. [104] = { 0x99000, 0x1000, 32 | 16 | 8 }, /* L4TA35 */
  823. [105] = { 0x9a000, 0x1000, 32 | 16 | 8 }, /* SPI2 */
  824. [106] = { 0x9b000, 0x1000, 32 | 16 | 8 }, /* L4TA36 */
  825. [107] = { 0x9c000, 0x1000, 16 | 8 }, /* MMC SDIO */
  826. [108] = { 0x9d000, 0x1000, 32 | 16 | 8 }, /* L4TAO9 */
  827. [109] = { 0x9e000, 0x1000, 32 | 16 | 8 }, /* MS_PRO */
  828. [110] = { 0x9f000, 0x1000, 32 | 16 | 8 }, /* L4TAO10 */
  829. [111] = { 0xa0000, 0x1000, 32 }, /* RNG */
  830. [112] = { 0xa1000, 0x1000, 32 | 16 | 8 }, /* L4TAO11 */
  831. [113] = { 0xa2000, 0x1000, 32 }, /* DES3DES */
  832. [114] = { 0xa3000, 0x1000, 32 | 16 | 8 }, /* L4TAO12 */
  833. [115] = { 0xa4000, 0x1000, 32 }, /* SHA1MD5 */
  834. [116] = { 0xa5000, 0x1000, 32 | 16 | 8 }, /* L4TAO13 */
  835. [117] = { 0xa6000, 0x1000, 32 }, /* AES */
  836. [118] = { 0xa7000, 0x1000, 32 | 16 | 8 }, /* L4TA37 */
  837. [119] = { 0xa8000, 0x2000, 32 }, /* PKA */
  838. [120] = { 0xaa000, 0x1000, 32 | 16 | 8 }, /* L4TA38 */
  839. [121] = { 0xb0000, 0x1000, 32 }, /* MG */
  840. [122] = { 0xb1000, 0x1000, 32 | 16 | 8 },
  841. [123] = { 0xb2000, 0x1000, 32 }, /* HDQ/1-Wire */
  842. [124] = { 0xb3000, 0x1000, 32 | 16 | 8 }, /* L4TA39 */
  843. };
  844. static const struct omap_l4_agent_info_s omap_l4_agent_info[54] = {
  845. { 0, 0, 3, 2 }, /* L4IA initiatior agent */
  846. { L4TAO(1), 3, 2, 1 }, /* Control and pinout module */
  847. { L4TAO(2), 5, 2, 1 }, /* 32K timer */
  848. { L4TAO(3), 7, 3, 2 }, /* PRCM */
  849. { L4TA(1), 10, 2, 1 }, /* BCM */
  850. { L4TA(2), 12, 2, 1 }, /* Test JTAG */
  851. { L4TA(3), 14, 6, 3 }, /* Quad GPIO */
  852. { L4TA(4), 20, 4, 3 }, /* WD timer 1/2 */
  853. { L4TA(7), 24, 2, 1 }, /* GP timer 1 */
  854. { L4TA(9), 26, 2, 1 }, /* ATM11 ETB */
  855. { L4TA(10), 28, 5, 4 }, /* Display subsystem */
  856. { L4TA(11), 33, 5, 4 }, /* Camera subsystem */
  857. { L4TA(12), 38, 2, 1 }, /* sDMA */
  858. { L4TA(13), 40, 5, 4 }, /* SSI */
  859. { L4TAO(4), 45, 2, 1 }, /* USB */
  860. { L4TA(14), 47, 2, 1 }, /* Win Tracer1 */
  861. { L4TA(15), 49, 2, 1 }, /* Win Tracer2 */
  862. { L4TA(16), 51, 2, 1 }, /* Win Tracer3 */
  863. { L4TA(17), 53, 2, 1 }, /* Win Tracer4 */
  864. { L4TA(18), 55, 2, 1 }, /* XTI */
  865. { L4TA(19), 57, 2, 1 }, /* UART1 */
  866. { L4TA(20), 59, 2, 1 }, /* UART2 */
  867. { L4TA(21), 61, 2, 1 }, /* UART3 */
  868. { L4TAO(5), 63, 2, 1 }, /* I2C1 */
  869. { L4TAO(6), 65, 2, 1 }, /* I2C2 */
  870. { L4TAO(7), 67, 2, 1 }, /* McBSP1 */
  871. { L4TAO(8), 69, 2, 1 }, /* McBSP2 */
  872. { L4TA(5), 71, 2, 1 }, /* WD Timer 3 (DSP) */
  873. { L4TA(6), 73, 2, 1 }, /* WD Timer 4 (IVA) */
  874. { L4TA(8), 75, 2, 1 }, /* GP Timer 2 */
  875. { L4TA(22), 77, 2, 1 }, /* GP Timer 3 */
  876. { L4TA(23), 79, 2, 1 }, /* GP Timer 4 */
  877. { L4TA(24), 81, 2, 1 }, /* GP Timer 5 */
  878. { L4TA(25), 83, 2, 1 }, /* GP Timer 6 */
  879. { L4TA(26), 85, 2, 1 }, /* GP Timer 7 */
  880. { L4TA(27), 87, 2, 1 }, /* GP Timer 8 */
  881. { L4TA(28), 89, 2, 1 }, /* GP Timer 9 */
  882. { L4TA(29), 91, 2, 1 }, /* GP Timer 10 */
  883. { L4TA(30), 93, 2, 1 }, /* GP Timer 11 */
  884. { L4TA(31), 95, 2, 1 }, /* GP Timer 12 */
  885. { L4TA(32), 97, 2, 1 }, /* EAC */
  886. { L4TA(33), 99, 2, 1 }, /* FAC */
  887. { L4TA(34), 101, 2, 1 }, /* IPC */
  888. { L4TA(35), 103, 2, 1 }, /* SPI1 */
  889. { L4TA(36), 105, 2, 1 }, /* SPI2 */
  890. { L4TAO(9), 107, 2, 1 }, /* MMC SDIO */
  891. { L4TAO(10), 109, 2, 1 },
  892. { L4TAO(11), 111, 2, 1 }, /* RNG */
  893. { L4TAO(12), 113, 2, 1 }, /* DES3DES */
  894. { L4TAO(13), 115, 2, 1 }, /* SHA1MD5 */
  895. { L4TA(37), 117, 2, 1 }, /* AES */
  896. { L4TA(38), 119, 2, 1 }, /* PKA */
  897. { -1, 121, 2, 1 },
  898. { L4TA(39), 123, 2, 1 }, /* HDQ/1-Wire */
  899. };
  900. #define omap_l4ta(bus, cs) \
  901. omap_l4ta_get(bus, omap_l4_region, omap_l4_agent_info, L4TA(cs))
  902. #define omap_l4tao(bus, cs) \
  903. omap_l4ta_get(bus, omap_l4_region, omap_l4_agent_info, L4TAO(cs))
  904. /* Power, Reset, and Clock Management */
  905. struct omap_prcm_s {
  906. qemu_irq irq[3];
  907. struct omap_mpu_state_s *mpu;
  908. MemoryRegion iomem0;
  909. MemoryRegion iomem1;
  910. uint32_t irqst[3];
  911. uint32_t irqen[3];
  912. uint32_t sysconfig;
  913. uint32_t voltctrl;
  914. uint32_t scratch[20];
  915. uint32_t clksrc[1];
  916. uint32_t clkout[1];
  917. uint32_t clkemul[1];
  918. uint32_t clkpol[1];
  919. uint32_t clksel[8];
  920. uint32_t clken[12];
  921. uint32_t clkctrl[4];
  922. uint32_t clkidle[7];
  923. uint32_t setuptime[2];
  924. uint32_t wkup[3];
  925. uint32_t wken[3];
  926. uint32_t wkst[3];
  927. uint32_t rst[4];
  928. uint32_t rstctrl[1];
  929. uint32_t power[4];
  930. uint32_t rsttime_wkup;
  931. uint32_t ev;
  932. uint32_t evtime[2];
  933. int dpll_lock, apll_lock[2];
  934. };
  935. static void omap_prcm_int_update(struct omap_prcm_s *s, int dom)
  936. {
  937. qemu_set_irq(s->irq[dom], s->irqst[dom] & s->irqen[dom]);
  938. /* XXX or is the mask applied before PRCM_IRQSTATUS_* ? */
  939. }
  940. static uint64_t omap_prcm_read(void *opaque, hwaddr addr,
  941. unsigned size)
  942. {
  943. struct omap_prcm_s *s = (struct omap_prcm_s *) opaque;
  944. uint32_t ret;
  945. if (size != 4) {
  946. return omap_badwidth_read32(opaque, addr);
  947. }
  948. switch (addr) {
  949. case 0x000: /* PRCM_REVISION */
  950. return 0x10;
  951. case 0x010: /* PRCM_SYSCONFIG */
  952. return s->sysconfig;
  953. case 0x018: /* PRCM_IRQSTATUS_MPU */
  954. return s->irqst[0];
  955. case 0x01c: /* PRCM_IRQENABLE_MPU */
  956. return s->irqen[0];
  957. case 0x050: /* PRCM_VOLTCTRL */
  958. return s->voltctrl;
  959. case 0x054: /* PRCM_VOLTST */
  960. return s->voltctrl & 3;
  961. case 0x060: /* PRCM_CLKSRC_CTRL */
  962. return s->clksrc[0];
  963. case 0x070: /* PRCM_CLKOUT_CTRL */
  964. return s->clkout[0];
  965. case 0x078: /* PRCM_CLKEMUL_CTRL */
  966. return s->clkemul[0];
  967. case 0x080: /* PRCM_CLKCFG_CTRL */
  968. case 0x084: /* PRCM_CLKCFG_STATUS */
  969. return 0;
  970. case 0x090: /* PRCM_VOLTSETUP */
  971. return s->setuptime[0];
  972. case 0x094: /* PRCM_CLKSSETUP */
  973. return s->setuptime[1];
  974. case 0x098: /* PRCM_POLCTRL */
  975. return s->clkpol[0];
  976. case 0x0b0: /* GENERAL_PURPOSE1 */
  977. case 0x0b4: /* GENERAL_PURPOSE2 */
  978. case 0x0b8: /* GENERAL_PURPOSE3 */
  979. case 0x0bc: /* GENERAL_PURPOSE4 */
  980. case 0x0c0: /* GENERAL_PURPOSE5 */
  981. case 0x0c4: /* GENERAL_PURPOSE6 */
  982. case 0x0c8: /* GENERAL_PURPOSE7 */
  983. case 0x0cc: /* GENERAL_PURPOSE8 */
  984. case 0x0d0: /* GENERAL_PURPOSE9 */
  985. case 0x0d4: /* GENERAL_PURPOSE10 */
  986. case 0x0d8: /* GENERAL_PURPOSE11 */
  987. case 0x0dc: /* GENERAL_PURPOSE12 */
  988. case 0x0e0: /* GENERAL_PURPOSE13 */
  989. case 0x0e4: /* GENERAL_PURPOSE14 */
  990. case 0x0e8: /* GENERAL_PURPOSE15 */
  991. case 0x0ec: /* GENERAL_PURPOSE16 */
  992. case 0x0f0: /* GENERAL_PURPOSE17 */
  993. case 0x0f4: /* GENERAL_PURPOSE18 */
  994. case 0x0f8: /* GENERAL_PURPOSE19 */
  995. case 0x0fc: /* GENERAL_PURPOSE20 */
  996. return s->scratch[(addr - 0xb0) >> 2];
  997. case 0x140: /* CM_CLKSEL_MPU */
  998. return s->clksel[0];
  999. case 0x148: /* CM_CLKSTCTRL_MPU */
  1000. return s->clkctrl[0];
  1001. case 0x158: /* RM_RSTST_MPU */
  1002. return s->rst[0];
  1003. case 0x1c8: /* PM_WKDEP_MPU */
  1004. return s->wkup[0];
  1005. case 0x1d4: /* PM_EVGENCTRL_MPU */
  1006. return s->ev;
  1007. case 0x1d8: /* PM_EVEGENONTIM_MPU */
  1008. return s->evtime[0];
  1009. case 0x1dc: /* PM_EVEGENOFFTIM_MPU */
  1010. return s->evtime[1];
  1011. case 0x1e0: /* PM_PWSTCTRL_MPU */
  1012. return s->power[0];
  1013. case 0x1e4: /* PM_PWSTST_MPU */
  1014. return 0;
  1015. case 0x200: /* CM_FCLKEN1_CORE */
  1016. return s->clken[0];
  1017. case 0x204: /* CM_FCLKEN2_CORE */
  1018. return s->clken[1];
  1019. case 0x210: /* CM_ICLKEN1_CORE */
  1020. return s->clken[2];
  1021. case 0x214: /* CM_ICLKEN2_CORE */
  1022. return s->clken[3];
  1023. case 0x21c: /* CM_ICLKEN4_CORE */
  1024. return s->clken[4];
  1025. case 0x220: /* CM_IDLEST1_CORE */
  1026. /* TODO: check the actual iclk status */
  1027. return 0x7ffffff9;
  1028. case 0x224: /* CM_IDLEST2_CORE */
  1029. /* TODO: check the actual iclk status */
  1030. return 0x00000007;
  1031. case 0x22c: /* CM_IDLEST4_CORE */
  1032. /* TODO: check the actual iclk status */
  1033. return 0x0000001f;
  1034. case 0x230: /* CM_AUTOIDLE1_CORE */
  1035. return s->clkidle[0];
  1036. case 0x234: /* CM_AUTOIDLE2_CORE */
  1037. return s->clkidle[1];
  1038. case 0x238: /* CM_AUTOIDLE3_CORE */
  1039. return s->clkidle[2];
  1040. case 0x23c: /* CM_AUTOIDLE4_CORE */
  1041. return s->clkidle[3];
  1042. case 0x240: /* CM_CLKSEL1_CORE */
  1043. return s->clksel[1];
  1044. case 0x244: /* CM_CLKSEL2_CORE */
  1045. return s->clksel[2];
  1046. case 0x248: /* CM_CLKSTCTRL_CORE */
  1047. return s->clkctrl[1];
  1048. case 0x2a0: /* PM_WKEN1_CORE */
  1049. return s->wken[0];
  1050. case 0x2a4: /* PM_WKEN2_CORE */
  1051. return s->wken[1];
  1052. case 0x2b0: /* PM_WKST1_CORE */
  1053. return s->wkst[0];
  1054. case 0x2b4: /* PM_WKST2_CORE */
  1055. return s->wkst[1];
  1056. case 0x2c8: /* PM_WKDEP_CORE */
  1057. return 0x1e;
  1058. case 0x2e0: /* PM_PWSTCTRL_CORE */
  1059. return s->power[1];
  1060. case 0x2e4: /* PM_PWSTST_CORE */
  1061. return 0x000030 | (s->power[1] & 0xfc00);
  1062. case 0x300: /* CM_FCLKEN_GFX */
  1063. return s->clken[5];
  1064. case 0x310: /* CM_ICLKEN_GFX */
  1065. return s->clken[6];
  1066. case 0x320: /* CM_IDLEST_GFX */
  1067. /* TODO: check the actual iclk status */
  1068. return 0x00000001;
  1069. case 0x340: /* CM_CLKSEL_GFX */
  1070. return s->clksel[3];
  1071. case 0x348: /* CM_CLKSTCTRL_GFX */
  1072. return s->clkctrl[2];
  1073. case 0x350: /* RM_RSTCTRL_GFX */
  1074. return s->rstctrl[0];
  1075. case 0x358: /* RM_RSTST_GFX */
  1076. return s->rst[1];
  1077. case 0x3c8: /* PM_WKDEP_GFX */
  1078. return s->wkup[1];
  1079. case 0x3e0: /* PM_PWSTCTRL_GFX */
  1080. return s->power[2];
  1081. case 0x3e4: /* PM_PWSTST_GFX */
  1082. return s->power[2] & 3;
  1083. case 0x400: /* CM_FCLKEN_WKUP */
  1084. return s->clken[7];
  1085. case 0x410: /* CM_ICLKEN_WKUP */
  1086. return s->clken[8];
  1087. case 0x420: /* CM_IDLEST_WKUP */
  1088. /* TODO: check the actual iclk status */
  1089. return 0x0000003f;
  1090. case 0x430: /* CM_AUTOIDLE_WKUP */
  1091. return s->clkidle[4];
  1092. case 0x440: /* CM_CLKSEL_WKUP */
  1093. return s->clksel[4];
  1094. case 0x450: /* RM_RSTCTRL_WKUP */
  1095. return 0;
  1096. case 0x454: /* RM_RSTTIME_WKUP */
  1097. return s->rsttime_wkup;
  1098. case 0x458: /* RM_RSTST_WKUP */
  1099. return s->rst[2];
  1100. case 0x4a0: /* PM_WKEN_WKUP */
  1101. return s->wken[2];
  1102. case 0x4b0: /* PM_WKST_WKUP */
  1103. return s->wkst[2];
  1104. case 0x500: /* CM_CLKEN_PLL */
  1105. return s->clken[9];
  1106. case 0x520: /* CM_IDLEST_CKGEN */
  1107. ret = 0x0000070 | (s->apll_lock[0] << 9) | (s->apll_lock[1] << 8);
  1108. if (!(s->clksel[6] & 3))
  1109. /* Core uses 32-kHz clock */
  1110. ret |= 3 << 0;
  1111. else if (!s->dpll_lock)
  1112. /* DPLL not locked, core uses ref_clk */
  1113. ret |= 1 << 0;
  1114. else
  1115. /* Core uses DPLL */
  1116. ret |= 2 << 0;
  1117. return ret;
  1118. case 0x530: /* CM_AUTOIDLE_PLL */
  1119. return s->clkidle[5];
  1120. case 0x540: /* CM_CLKSEL1_PLL */
  1121. return s->clksel[5];
  1122. case 0x544: /* CM_CLKSEL2_PLL */
  1123. return s->clksel[6];
  1124. case 0x800: /* CM_FCLKEN_DSP */
  1125. return s->clken[10];
  1126. case 0x810: /* CM_ICLKEN_DSP */
  1127. return s->clken[11];
  1128. case 0x820: /* CM_IDLEST_DSP */
  1129. /* TODO: check the actual iclk status */
  1130. return 0x00000103;
  1131. case 0x830: /* CM_AUTOIDLE_DSP */
  1132. return s->clkidle[6];
  1133. case 0x840: /* CM_CLKSEL_DSP */
  1134. return s->clksel[7];
  1135. case 0x848: /* CM_CLKSTCTRL_DSP */
  1136. return s->clkctrl[3];
  1137. case 0x850: /* RM_RSTCTRL_DSP */
  1138. return 0;
  1139. case 0x858: /* RM_RSTST_DSP */
  1140. return s->rst[3];
  1141. case 0x8c8: /* PM_WKDEP_DSP */
  1142. return s->wkup[2];
  1143. case 0x8e0: /* PM_PWSTCTRL_DSP */
  1144. return s->power[3];
  1145. case 0x8e4: /* PM_PWSTST_DSP */
  1146. return 0x008030 | (s->power[3] & 0x3003);
  1147. case 0x8f0: /* PRCM_IRQSTATUS_DSP */
  1148. return s->irqst[1];
  1149. case 0x8f4: /* PRCM_IRQENABLE_DSP */
  1150. return s->irqen[1];
  1151. case 0x8f8: /* PRCM_IRQSTATUS_IVA */
  1152. return s->irqst[2];
  1153. case 0x8fc: /* PRCM_IRQENABLE_IVA */
  1154. return s->irqen[2];
  1155. }
  1156. OMAP_BAD_REG(addr);
  1157. return 0;
  1158. }
  1159. static void omap_prcm_apll_update(struct omap_prcm_s *s)
  1160. {
  1161. int mode[2];
  1162. mode[0] = (s->clken[9] >> 6) & 3;
  1163. s->apll_lock[0] = (mode[0] == 3);
  1164. mode[1] = (s->clken[9] >> 2) & 3;
  1165. s->apll_lock[1] = (mode[1] == 3);
  1166. /* TODO: update clocks */
  1167. if (mode[0] == 1 || mode[0] == 2 || mode[1] == 1 || mode[1] == 2)
  1168. fprintf(stderr, "%s: bad EN_54M_PLL or bad EN_96M_PLL\n",
  1169. __func__);
  1170. }
  1171. static void omap_prcm_dpll_update(struct omap_prcm_s *s)
  1172. {
  1173. omap_clk dpll = omap_findclk(s->mpu, "dpll");
  1174. omap_clk dpll_x2 = omap_findclk(s->mpu, "dpll");
  1175. omap_clk core = omap_findclk(s->mpu, "core_clk");
  1176. int mode = (s->clken[9] >> 0) & 3;
  1177. int mult, div;
  1178. mult = (s->clksel[5] >> 12) & 0x3ff;
  1179. div = (s->clksel[5] >> 8) & 0xf;
  1180. if (mult == 0 || mult == 1)
  1181. mode = 1; /* Bypass */
  1182. s->dpll_lock = 0;
  1183. switch (mode) {
  1184. case 0:
  1185. fprintf(stderr, "%s: bad EN_DPLL\n", __func__);
  1186. break;
  1187. case 1: /* Low-power bypass mode (Default) */
  1188. case 2: /* Fast-relock bypass mode */
  1189. omap_clk_setrate(dpll, 1, 1);
  1190. omap_clk_setrate(dpll_x2, 1, 1);
  1191. break;
  1192. case 3: /* Lock mode */
  1193. s->dpll_lock = 1; /* After 20 FINT cycles (ref_clk / (div + 1)). */
  1194. omap_clk_setrate(dpll, div + 1, mult);
  1195. omap_clk_setrate(dpll_x2, div + 1, mult * 2);
  1196. break;
  1197. }
  1198. switch ((s->clksel[6] >> 0) & 3) {
  1199. case 0:
  1200. omap_clk_reparent(core, omap_findclk(s->mpu, "clk32-kHz"));
  1201. break;
  1202. case 1:
  1203. omap_clk_reparent(core, dpll);
  1204. break;
  1205. case 2:
  1206. /* Default */
  1207. omap_clk_reparent(core, dpll_x2);
  1208. break;
  1209. case 3:
  1210. fprintf(stderr, "%s: bad CORE_CLK_SRC\n", __func__);
  1211. break;
  1212. }
  1213. }
  1214. static void omap_prcm_write(void *opaque, hwaddr addr,
  1215. uint64_t value, unsigned size)
  1216. {
  1217. struct omap_prcm_s *s = (struct omap_prcm_s *) opaque;
  1218. if (size != 4) {
  1219. omap_badwidth_write32(opaque, addr, value);
  1220. return;
  1221. }
  1222. switch (addr) {
  1223. case 0x000: /* PRCM_REVISION */
  1224. case 0x054: /* PRCM_VOLTST */
  1225. case 0x084: /* PRCM_CLKCFG_STATUS */
  1226. case 0x1e4: /* PM_PWSTST_MPU */
  1227. case 0x220: /* CM_IDLEST1_CORE */
  1228. case 0x224: /* CM_IDLEST2_CORE */
  1229. case 0x22c: /* CM_IDLEST4_CORE */
  1230. case 0x2c8: /* PM_WKDEP_CORE */
  1231. case 0x2e4: /* PM_PWSTST_CORE */
  1232. case 0x320: /* CM_IDLEST_GFX */
  1233. case 0x3e4: /* PM_PWSTST_GFX */
  1234. case 0x420: /* CM_IDLEST_WKUP */
  1235. case 0x520: /* CM_IDLEST_CKGEN */
  1236. case 0x820: /* CM_IDLEST_DSP */
  1237. case 0x8e4: /* PM_PWSTST_DSP */
  1238. OMAP_RO_REG(addr);
  1239. return;
  1240. case 0x010: /* PRCM_SYSCONFIG */
  1241. s->sysconfig = value & 1;
  1242. break;
  1243. case 0x018: /* PRCM_IRQSTATUS_MPU */
  1244. s->irqst[0] &= ~value;
  1245. omap_prcm_int_update(s, 0);
  1246. break;
  1247. case 0x01c: /* PRCM_IRQENABLE_MPU */
  1248. s->irqen[0] = value & 0x3f;
  1249. omap_prcm_int_update(s, 0);
  1250. break;
  1251. case 0x050: /* PRCM_VOLTCTRL */
  1252. s->voltctrl = value & 0xf1c3;
  1253. break;
  1254. case 0x060: /* PRCM_CLKSRC_CTRL */
  1255. s->clksrc[0] = value & 0xdb;
  1256. /* TODO update clocks */
  1257. break;
  1258. case 0x070: /* PRCM_CLKOUT_CTRL */
  1259. s->clkout[0] = value & 0xbbbb;
  1260. /* TODO update clocks */
  1261. break;
  1262. case 0x078: /* PRCM_CLKEMUL_CTRL */
  1263. s->clkemul[0] = value & 1;
  1264. /* TODO update clocks */
  1265. break;
  1266. case 0x080: /* PRCM_CLKCFG_CTRL */
  1267. break;
  1268. case 0x090: /* PRCM_VOLTSETUP */
  1269. s->setuptime[0] = value & 0xffff;
  1270. break;
  1271. case 0x094: /* PRCM_CLKSSETUP */
  1272. s->setuptime[1] = value & 0xffff;
  1273. break;
  1274. case 0x098: /* PRCM_POLCTRL */
  1275. s->clkpol[0] = value & 0x701;
  1276. break;
  1277. case 0x0b0: /* GENERAL_PURPOSE1 */
  1278. case 0x0b4: /* GENERAL_PURPOSE2 */
  1279. case 0x0b8: /* GENERAL_PURPOSE3 */
  1280. case 0x0bc: /* GENERAL_PURPOSE4 */
  1281. case 0x0c0: /* GENERAL_PURPOSE5 */
  1282. case 0x0c4: /* GENERAL_PURPOSE6 */
  1283. case 0x0c8: /* GENERAL_PURPOSE7 */
  1284. case 0x0cc: /* GENERAL_PURPOSE8 */
  1285. case 0x0d0: /* GENERAL_PURPOSE9 */
  1286. case 0x0d4: /* GENERAL_PURPOSE10 */
  1287. case 0x0d8: /* GENERAL_PURPOSE11 */
  1288. case 0x0dc: /* GENERAL_PURPOSE12 */
  1289. case 0x0e0: /* GENERAL_PURPOSE13 */
  1290. case 0x0e4: /* GENERAL_PURPOSE14 */
  1291. case 0x0e8: /* GENERAL_PURPOSE15 */
  1292. case 0x0ec: /* GENERAL_PURPOSE16 */
  1293. case 0x0f0: /* GENERAL_PURPOSE17 */
  1294. case 0x0f4: /* GENERAL_PURPOSE18 */
  1295. case 0x0f8: /* GENERAL_PURPOSE19 */
  1296. case 0x0fc: /* GENERAL_PURPOSE20 */
  1297. s->scratch[(addr - 0xb0) >> 2] = value;
  1298. break;
  1299. case 0x140: /* CM_CLKSEL_MPU */
  1300. s->clksel[0] = value & 0x1f;
  1301. /* TODO update clocks */
  1302. break;
  1303. case 0x148: /* CM_CLKSTCTRL_MPU */
  1304. s->clkctrl[0] = value & 0x1f;
  1305. break;
  1306. case 0x158: /* RM_RSTST_MPU */
  1307. s->rst[0] &= ~value;
  1308. break;
  1309. case 0x1c8: /* PM_WKDEP_MPU */
  1310. s->wkup[0] = value & 0x15;
  1311. break;
  1312. case 0x1d4: /* PM_EVGENCTRL_MPU */
  1313. s->ev = value & 0x1f;
  1314. break;
  1315. case 0x1d8: /* PM_EVEGENONTIM_MPU */
  1316. s->evtime[0] = value;
  1317. break;
  1318. case 0x1dc: /* PM_EVEGENOFFTIM_MPU */
  1319. s->evtime[1] = value;
  1320. break;
  1321. case 0x1e0: /* PM_PWSTCTRL_MPU */
  1322. s->power[0] = value & 0xc0f;
  1323. break;
  1324. case 0x200: /* CM_FCLKEN1_CORE */
  1325. s->clken[0] = value & 0xbfffffff;
  1326. /* TODO update clocks */
  1327. /* The EN_EAC bit only gets/puts func_96m_clk. */
  1328. break;
  1329. case 0x204: /* CM_FCLKEN2_CORE */
  1330. s->clken[1] = value & 0x00000007;
  1331. /* TODO update clocks */
  1332. break;
  1333. case 0x210: /* CM_ICLKEN1_CORE */
  1334. s->clken[2] = value & 0xfffffff9;
  1335. /* TODO update clocks */
  1336. /* The EN_EAC bit only gets/puts core_l4_iclk. */
  1337. break;
  1338. case 0x214: /* CM_ICLKEN2_CORE */
  1339. s->clken[3] = value & 0x00000007;
  1340. /* TODO update clocks */
  1341. break;
  1342. case 0x21c: /* CM_ICLKEN4_CORE */
  1343. s->clken[4] = value & 0x0000001f;
  1344. /* TODO update clocks */
  1345. break;
  1346. case 0x230: /* CM_AUTOIDLE1_CORE */
  1347. s->clkidle[0] = value & 0xfffffff9;
  1348. /* TODO update clocks */
  1349. break;
  1350. case 0x234: /* CM_AUTOIDLE2_CORE */
  1351. s->clkidle[1] = value & 0x00000007;
  1352. /* TODO update clocks */
  1353. break;
  1354. case 0x238: /* CM_AUTOIDLE3_CORE */
  1355. s->clkidle[2] = value & 0x00000007;
  1356. /* TODO update clocks */
  1357. break;
  1358. case 0x23c: /* CM_AUTOIDLE4_CORE */
  1359. s->clkidle[3] = value & 0x0000001f;
  1360. /* TODO update clocks */
  1361. break;
  1362. case 0x240: /* CM_CLKSEL1_CORE */
  1363. s->clksel[1] = value & 0x0fffbf7f;
  1364. /* TODO update clocks */
  1365. break;
  1366. case 0x244: /* CM_CLKSEL2_CORE */
  1367. s->clksel[2] = value & 0x00fffffc;
  1368. /* TODO update clocks */
  1369. break;
  1370. case 0x248: /* CM_CLKSTCTRL_CORE */
  1371. s->clkctrl[1] = value & 0x7;
  1372. break;
  1373. case 0x2a0: /* PM_WKEN1_CORE */
  1374. s->wken[0] = value & 0x04667ff8;
  1375. break;
  1376. case 0x2a4: /* PM_WKEN2_CORE */
  1377. s->wken[1] = value & 0x00000005;
  1378. break;
  1379. case 0x2b0: /* PM_WKST1_CORE */
  1380. s->wkst[0] &= ~value;
  1381. break;
  1382. case 0x2b4: /* PM_WKST2_CORE */
  1383. s->wkst[1] &= ~value;
  1384. break;
  1385. case 0x2e0: /* PM_PWSTCTRL_CORE */
  1386. s->power[1] = (value & 0x00fc3f) | (1 << 2);
  1387. break;
  1388. case 0x300: /* CM_FCLKEN_GFX */
  1389. s->clken[5] = value & 6;
  1390. /* TODO update clocks */
  1391. break;
  1392. case 0x310: /* CM_ICLKEN_GFX */
  1393. s->clken[6] = value & 1;
  1394. /* TODO update clocks */
  1395. break;
  1396. case 0x340: /* CM_CLKSEL_GFX */
  1397. s->clksel[3] = value & 7;
  1398. /* TODO update clocks */
  1399. break;
  1400. case 0x348: /* CM_CLKSTCTRL_GFX */
  1401. s->clkctrl[2] = value & 1;
  1402. break;
  1403. case 0x350: /* RM_RSTCTRL_GFX */
  1404. s->rstctrl[0] = value & 1;
  1405. /* TODO: reset */
  1406. break;
  1407. case 0x358: /* RM_RSTST_GFX */
  1408. s->rst[1] &= ~value;
  1409. break;
  1410. case 0x3c8: /* PM_WKDEP_GFX */
  1411. s->wkup[1] = value & 0x13;
  1412. break;
  1413. case 0x3e0: /* PM_PWSTCTRL_GFX */
  1414. s->power[2] = (value & 0x00c0f) | (3 << 2);
  1415. break;
  1416. case 0x400: /* CM_FCLKEN_WKUP */
  1417. s->clken[7] = value & 0xd;
  1418. /* TODO update clocks */
  1419. break;
  1420. case 0x410: /* CM_ICLKEN_WKUP */
  1421. s->clken[8] = value & 0x3f;
  1422. /* TODO update clocks */
  1423. break;
  1424. case 0x430: /* CM_AUTOIDLE_WKUP */
  1425. s->clkidle[4] = value & 0x0000003f;
  1426. /* TODO update clocks */
  1427. break;
  1428. case 0x440: /* CM_CLKSEL_WKUP */
  1429. s->clksel[4] = value & 3;
  1430. /* TODO update clocks */
  1431. break;
  1432. case 0x450: /* RM_RSTCTRL_WKUP */
  1433. /* TODO: reset */
  1434. if (value & 2)
  1435. qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
  1436. break;
  1437. case 0x454: /* RM_RSTTIME_WKUP */
  1438. s->rsttime_wkup = value & 0x1fff;
  1439. break;
  1440. case 0x458: /* RM_RSTST_WKUP */
  1441. s->rst[2] &= ~value;
  1442. break;
  1443. case 0x4a0: /* PM_WKEN_WKUP */
  1444. s->wken[2] = value & 0x00000005;
  1445. break;
  1446. case 0x4b0: /* PM_WKST_WKUP */
  1447. s->wkst[2] &= ~value;
  1448. break;
  1449. case 0x500: /* CM_CLKEN_PLL */
  1450. if (value & 0xffffff30)
  1451. fprintf(stderr, "%s: write 0s in CM_CLKEN_PLL for "
  1452. "future compatibility\n", __func__);
  1453. if ((s->clken[9] ^ value) & 0xcc) {
  1454. s->clken[9] &= ~0xcc;
  1455. s->clken[9] |= value & 0xcc;
  1456. omap_prcm_apll_update(s);
  1457. }
  1458. if ((s->clken[9] ^ value) & 3) {
  1459. s->clken[9] &= ~3;
  1460. s->clken[9] |= value & 3;
  1461. omap_prcm_dpll_update(s);
  1462. }
  1463. break;
  1464. case 0x530: /* CM_AUTOIDLE_PLL */
  1465. s->clkidle[5] = value & 0x000000cf;
  1466. /* TODO update clocks */
  1467. break;
  1468. case 0x540: /* CM_CLKSEL1_PLL */
  1469. if (value & 0xfc4000d7)
  1470. fprintf(stderr, "%s: write 0s in CM_CLKSEL1_PLL for "
  1471. "future compatibility\n", __func__);
  1472. if ((s->clksel[5] ^ value) & 0x003fff00) {
  1473. s->clksel[5] = value & 0x03bfff28;
  1474. omap_prcm_dpll_update(s);
  1475. }
  1476. /* TODO update the other clocks */
  1477. s->clksel[5] = value & 0x03bfff28;
  1478. break;
  1479. case 0x544: /* CM_CLKSEL2_PLL */
  1480. if (value & ~3)
  1481. fprintf(stderr, "%s: write 0s in CM_CLKSEL2_PLL[31:2] for "
  1482. "future compatibility\n", __func__);
  1483. if (s->clksel[6] != (value & 3)) {
  1484. s->clksel[6] = value & 3;
  1485. omap_prcm_dpll_update(s);
  1486. }
  1487. break;
  1488. case 0x800: /* CM_FCLKEN_DSP */
  1489. s->clken[10] = value & 0x501;
  1490. /* TODO update clocks */
  1491. break;
  1492. case 0x810: /* CM_ICLKEN_DSP */
  1493. s->clken[11] = value & 0x2;
  1494. /* TODO update clocks */
  1495. break;
  1496. case 0x830: /* CM_AUTOIDLE_DSP */
  1497. s->clkidle[6] = value & 0x2;
  1498. /* TODO update clocks */
  1499. break;
  1500. case 0x840: /* CM_CLKSEL_DSP */
  1501. s->clksel[7] = value & 0x3fff;
  1502. /* TODO update clocks */
  1503. break;
  1504. case 0x848: /* CM_CLKSTCTRL_DSP */
  1505. s->clkctrl[3] = value & 0x101;
  1506. break;
  1507. case 0x850: /* RM_RSTCTRL_DSP */
  1508. /* TODO: reset */
  1509. break;
  1510. case 0x858: /* RM_RSTST_DSP */
  1511. s->rst[3] &= ~value;
  1512. break;
  1513. case 0x8c8: /* PM_WKDEP_DSP */
  1514. s->wkup[2] = value & 0x13;
  1515. break;
  1516. case 0x8e0: /* PM_PWSTCTRL_DSP */
  1517. s->power[3] = (value & 0x03017) | (3 << 2);
  1518. break;
  1519. case 0x8f0: /* PRCM_IRQSTATUS_DSP */
  1520. s->irqst[1] &= ~value;
  1521. omap_prcm_int_update(s, 1);
  1522. break;
  1523. case 0x8f4: /* PRCM_IRQENABLE_DSP */
  1524. s->irqen[1] = value & 0x7;
  1525. omap_prcm_int_update(s, 1);
  1526. break;
  1527. case 0x8f8: /* PRCM_IRQSTATUS_IVA */
  1528. s->irqst[2] &= ~value;
  1529. omap_prcm_int_update(s, 2);
  1530. break;
  1531. case 0x8fc: /* PRCM_IRQENABLE_IVA */
  1532. s->irqen[2] = value & 0x7;
  1533. omap_prcm_int_update(s, 2);
  1534. break;
  1535. default:
  1536. OMAP_BAD_REG(addr);
  1537. return;
  1538. }
  1539. }
  1540. static const MemoryRegionOps omap_prcm_ops = {
  1541. .read = omap_prcm_read,
  1542. .write = omap_prcm_write,
  1543. .endianness = DEVICE_NATIVE_ENDIAN,
  1544. };
  1545. static void omap_prcm_reset(struct omap_prcm_s *s)
  1546. {
  1547. s->sysconfig = 0;
  1548. s->irqst[0] = 0;
  1549. s->irqst[1] = 0;
  1550. s->irqst[2] = 0;
  1551. s->irqen[0] = 0;
  1552. s->irqen[1] = 0;
  1553. s->irqen[2] = 0;
  1554. s->voltctrl = 0x1040;
  1555. s->ev = 0x14;
  1556. s->evtime[0] = 0;
  1557. s->evtime[1] = 0;
  1558. s->clkctrl[0] = 0;
  1559. s->clkctrl[1] = 0;
  1560. s->clkctrl[2] = 0;
  1561. s->clkctrl[3] = 0;
  1562. s->clken[1] = 7;
  1563. s->clken[3] = 7;
  1564. s->clken[4] = 0;
  1565. s->clken[5] = 0;
  1566. s->clken[6] = 0;
  1567. s->clken[7] = 0xc;
  1568. s->clken[8] = 0x3e;
  1569. s->clken[9] = 0x0d;
  1570. s->clken[10] = 0;
  1571. s->clken[11] = 0;
  1572. s->clkidle[0] = 0;
  1573. s->clkidle[2] = 7;
  1574. s->clkidle[3] = 0;
  1575. s->clkidle[4] = 0;
  1576. s->clkidle[5] = 0x0c;
  1577. s->clkidle[6] = 0;
  1578. s->clksel[0] = 0x01;
  1579. s->clksel[1] = 0x02100121;
  1580. s->clksel[2] = 0x00000000;
  1581. s->clksel[3] = 0x01;
  1582. s->clksel[4] = 0;
  1583. s->clksel[7] = 0x0121;
  1584. s->wkup[0] = 0x15;
  1585. s->wkup[1] = 0x13;
  1586. s->wkup[2] = 0x13;
  1587. s->wken[0] = 0x04667ff8;
  1588. s->wken[1] = 0x00000005;
  1589. s->wken[2] = 5;
  1590. s->wkst[0] = 0;
  1591. s->wkst[1] = 0;
  1592. s->wkst[2] = 0;
  1593. s->power[0] = 0x00c;
  1594. s->power[1] = 4;
  1595. s->power[2] = 0x0000c;
  1596. s->power[3] = 0x14;
  1597. s->rstctrl[0] = 1;
  1598. s->rst[3] = 1;
  1599. omap_prcm_apll_update(s);
  1600. omap_prcm_dpll_update(s);
  1601. }
  1602. static void omap_prcm_coldreset(struct omap_prcm_s *s)
  1603. {
  1604. s->setuptime[0] = 0;
  1605. s->setuptime[1] = 0;
  1606. memset(&s->scratch, 0, sizeof(s->scratch));
  1607. s->rst[0] = 0x01;
  1608. s->rst[1] = 0x00;
  1609. s->rst[2] = 0x01;
  1610. s->clken[0] = 0;
  1611. s->clken[2] = 0;
  1612. s->clkidle[1] = 0;
  1613. s->clksel[5] = 0;
  1614. s->clksel[6] = 2;
  1615. s->clksrc[0] = 0x43;
  1616. s->clkout[0] = 0x0303;
  1617. s->clkemul[0] = 0;
  1618. s->clkpol[0] = 0x100;
  1619. s->rsttime_wkup = 0x1002;
  1620. omap_prcm_reset(s);
  1621. }
  1622. static struct omap_prcm_s *omap_prcm_init(struct omap_target_agent_s *ta,
  1623. qemu_irq mpu_int, qemu_irq dsp_int, qemu_irq iva_int,
  1624. struct omap_mpu_state_s *mpu)
  1625. {
  1626. struct omap_prcm_s *s = g_new0(struct omap_prcm_s, 1);
  1627. s->irq[0] = mpu_int;
  1628. s->irq[1] = dsp_int;
  1629. s->irq[2] = iva_int;
  1630. s->mpu = mpu;
  1631. omap_prcm_coldreset(s);
  1632. memory_region_init_io(&s->iomem0, NULL, &omap_prcm_ops, s, "omap.pcrm0",
  1633. omap_l4_region_size(ta, 0));
  1634. memory_region_init_io(&s->iomem1, NULL, &omap_prcm_ops, s, "omap.pcrm1",
  1635. omap_l4_region_size(ta, 1));
  1636. omap_l4_attach(ta, 0, &s->iomem0);
  1637. omap_l4_attach(ta, 1, &s->iomem1);
  1638. return s;
  1639. }
  1640. /* System and Pinout control */
  1641. struct omap_sysctl_s {
  1642. struct omap_mpu_state_s *mpu;
  1643. MemoryRegion iomem;
  1644. uint32_t sysconfig;
  1645. uint32_t devconfig;
  1646. uint32_t psaconfig;
  1647. uint32_t padconf[0x45];
  1648. uint8_t obs;
  1649. uint32_t msuspendmux[5];
  1650. };
  1651. static uint32_t omap_sysctl_read8(void *opaque, hwaddr addr)
  1652. {
  1653. struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque;
  1654. int pad_offset, byte_offset;
  1655. int value;
  1656. switch (addr) {
  1657. case 0x030 ... 0x140: /* CONTROL_PADCONF - only used in the POP */
  1658. pad_offset = (addr - 0x30) >> 2;
  1659. byte_offset = (addr - 0x30) & (4 - 1);
  1660. value = s->padconf[pad_offset];
  1661. value = (value >> (byte_offset * 8)) & 0xff;
  1662. return value;
  1663. default:
  1664. break;
  1665. }
  1666. OMAP_BAD_REG(addr);
  1667. return 0;
  1668. }
  1669. static uint32_t omap_sysctl_read(void *opaque, hwaddr addr)
  1670. {
  1671. struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque;
  1672. switch (addr) {
  1673. case 0x000: /* CONTROL_REVISION */
  1674. return 0x20;
  1675. case 0x010: /* CONTROL_SYSCONFIG */
  1676. return s->sysconfig;
  1677. case 0x030 ... 0x140: /* CONTROL_PADCONF - only used in the POP */
  1678. return s->padconf[(addr - 0x30) >> 2];
  1679. case 0x270: /* CONTROL_DEBOBS */
  1680. return s->obs;
  1681. case 0x274: /* CONTROL_DEVCONF */
  1682. return s->devconfig;
  1683. case 0x28c: /* CONTROL_EMU_SUPPORT */
  1684. return 0;
  1685. case 0x290: /* CONTROL_MSUSPENDMUX_0 */
  1686. return s->msuspendmux[0];
  1687. case 0x294: /* CONTROL_MSUSPENDMUX_1 */
  1688. return s->msuspendmux[1];
  1689. case 0x298: /* CONTROL_MSUSPENDMUX_2 */
  1690. return s->msuspendmux[2];
  1691. case 0x29c: /* CONTROL_MSUSPENDMUX_3 */
  1692. return s->msuspendmux[3];
  1693. case 0x2a0: /* CONTROL_MSUSPENDMUX_4 */
  1694. return s->msuspendmux[4];
  1695. case 0x2a4: /* CONTROL_MSUSPENDMUX_5 */
  1696. return 0;
  1697. case 0x2b8: /* CONTROL_PSA_CTRL */
  1698. return s->psaconfig;
  1699. case 0x2bc: /* CONTROL_PSA_CMD */
  1700. case 0x2c0: /* CONTROL_PSA_VALUE */
  1701. return 0;
  1702. case 0x2b0: /* CONTROL_SEC_CTRL */
  1703. return 0x800000f1;
  1704. case 0x2d0: /* CONTROL_SEC_EMU */
  1705. return 0x80000015;
  1706. case 0x2d4: /* CONTROL_SEC_TAP */
  1707. return 0x8000007f;
  1708. case 0x2b4: /* CONTROL_SEC_TEST */
  1709. case 0x2f0: /* CONTROL_SEC_STATUS */
  1710. case 0x2f4: /* CONTROL_SEC_ERR_STATUS */
  1711. /* Secure mode is not present on general-pusrpose device. Outside
  1712. * secure mode these values cannot be read or written. */
  1713. return 0;
  1714. case 0x2d8: /* CONTROL_OCM_RAM_PERM */
  1715. return 0xff;
  1716. case 0x2dc: /* CONTROL_OCM_PUB_RAM_ADD */
  1717. case 0x2e0: /* CONTROL_EXT_SEC_RAM_START_ADD */
  1718. case 0x2e4: /* CONTROL_EXT_SEC_RAM_STOP_ADD */
  1719. /* No secure mode so no Extended Secure RAM present. */
  1720. return 0;
  1721. case 0x2f8: /* CONTROL_STATUS */
  1722. /* Device Type => General-purpose */
  1723. return 0x0300;
  1724. case 0x2fc: /* CONTROL_GENERAL_PURPOSE_STATUS */
  1725. case 0x300: /* CONTROL_RPUB_KEY_H_0 */
  1726. case 0x304: /* CONTROL_RPUB_KEY_H_1 */
  1727. case 0x308: /* CONTROL_RPUB_KEY_H_2 */
  1728. case 0x30c: /* CONTROL_RPUB_KEY_H_3 */
  1729. return 0xdecafbad;
  1730. case 0x310: /* CONTROL_RAND_KEY_0 */
  1731. case 0x314: /* CONTROL_RAND_KEY_1 */
  1732. case 0x318: /* CONTROL_RAND_KEY_2 */
  1733. case 0x31c: /* CONTROL_RAND_KEY_3 */
  1734. case 0x320: /* CONTROL_CUST_KEY_0 */
  1735. case 0x324: /* CONTROL_CUST_KEY_1 */
  1736. case 0x330: /* CONTROL_TEST_KEY_0 */
  1737. case 0x334: /* CONTROL_TEST_KEY_1 */
  1738. case 0x338: /* CONTROL_TEST_KEY_2 */
  1739. case 0x33c: /* CONTROL_TEST_KEY_3 */
  1740. case 0x340: /* CONTROL_TEST_KEY_4 */
  1741. case 0x344: /* CONTROL_TEST_KEY_5 */
  1742. case 0x348: /* CONTROL_TEST_KEY_6 */
  1743. case 0x34c: /* CONTROL_TEST_KEY_7 */
  1744. case 0x350: /* CONTROL_TEST_KEY_8 */
  1745. case 0x354: /* CONTROL_TEST_KEY_9 */
  1746. /* Can only be accessed in secure mode and when C_FieldAccEnable
  1747. * bit is set in CONTROL_SEC_CTRL.
  1748. * TODO: otherwise an interconnect access error is generated. */
  1749. return 0;
  1750. }
  1751. OMAP_BAD_REG(addr);
  1752. return 0;
  1753. }
  1754. static void omap_sysctl_write8(void *opaque, hwaddr addr,
  1755. uint32_t value)
  1756. {
  1757. struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque;
  1758. int pad_offset, byte_offset;
  1759. int prev_value;
  1760. switch (addr) {
  1761. case 0x030 ... 0x140: /* CONTROL_PADCONF - only used in the POP */
  1762. pad_offset = (addr - 0x30) >> 2;
  1763. byte_offset = (addr - 0x30) & (4 - 1);
  1764. prev_value = s->padconf[pad_offset];
  1765. prev_value &= ~(0xff << (byte_offset * 8));
  1766. prev_value |= ((value & 0x1f1f1f1f) << (byte_offset * 8)) & 0x1f1f1f1f;
  1767. s->padconf[pad_offset] = prev_value;
  1768. break;
  1769. default:
  1770. OMAP_BAD_REG(addr);
  1771. break;
  1772. }
  1773. }
  1774. static void omap_sysctl_write(void *opaque, hwaddr addr,
  1775. uint32_t value)
  1776. {
  1777. struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque;
  1778. switch (addr) {
  1779. case 0x000: /* CONTROL_REVISION */
  1780. case 0x2a4: /* CONTROL_MSUSPENDMUX_5 */
  1781. case 0x2c0: /* CONTROL_PSA_VALUE */
  1782. case 0x2f8: /* CONTROL_STATUS */
  1783. case 0x2fc: /* CONTROL_GENERAL_PURPOSE_STATUS */
  1784. case 0x300: /* CONTROL_RPUB_KEY_H_0 */
  1785. case 0x304: /* CONTROL_RPUB_KEY_H_1 */
  1786. case 0x308: /* CONTROL_RPUB_KEY_H_2 */
  1787. case 0x30c: /* CONTROL_RPUB_KEY_H_3 */
  1788. case 0x310: /* CONTROL_RAND_KEY_0 */
  1789. case 0x314: /* CONTROL_RAND_KEY_1 */
  1790. case 0x318: /* CONTROL_RAND_KEY_2 */
  1791. case 0x31c: /* CONTROL_RAND_KEY_3 */
  1792. case 0x320: /* CONTROL_CUST_KEY_0 */
  1793. case 0x324: /* CONTROL_CUST_KEY_1 */
  1794. case 0x330: /* CONTROL_TEST_KEY_0 */
  1795. case 0x334: /* CONTROL_TEST_KEY_1 */
  1796. case 0x338: /* CONTROL_TEST_KEY_2 */
  1797. case 0x33c: /* CONTROL_TEST_KEY_3 */
  1798. case 0x340: /* CONTROL_TEST_KEY_4 */
  1799. case 0x344: /* CONTROL_TEST_KEY_5 */
  1800. case 0x348: /* CONTROL_TEST_KEY_6 */
  1801. case 0x34c: /* CONTROL_TEST_KEY_7 */
  1802. case 0x350: /* CONTROL_TEST_KEY_8 */
  1803. case 0x354: /* CONTROL_TEST_KEY_9 */
  1804. OMAP_RO_REG(addr);
  1805. return;
  1806. case 0x010: /* CONTROL_SYSCONFIG */
  1807. s->sysconfig = value & 0x1e;
  1808. break;
  1809. case 0x030 ... 0x140: /* CONTROL_PADCONF - only used in the POP */
  1810. /* XXX: should check constant bits */
  1811. s->padconf[(addr - 0x30) >> 2] = value & 0x1f1f1f1f;
  1812. break;
  1813. case 0x270: /* CONTROL_DEBOBS */
  1814. s->obs = value & 0xff;
  1815. break;
  1816. case 0x274: /* CONTROL_DEVCONF */
  1817. s->devconfig = value & 0xffffc7ff;
  1818. break;
  1819. case 0x28c: /* CONTROL_EMU_SUPPORT */
  1820. break;
  1821. case 0x290: /* CONTROL_MSUSPENDMUX_0 */
  1822. s->msuspendmux[0] = value & 0x3fffffff;
  1823. break;
  1824. case 0x294: /* CONTROL_MSUSPENDMUX_1 */
  1825. s->msuspendmux[1] = value & 0x3fffffff;
  1826. break;
  1827. case 0x298: /* CONTROL_MSUSPENDMUX_2 */
  1828. s->msuspendmux[2] = value & 0x3fffffff;
  1829. break;
  1830. case 0x29c: /* CONTROL_MSUSPENDMUX_3 */
  1831. s->msuspendmux[3] = value & 0x3fffffff;
  1832. break;
  1833. case 0x2a0: /* CONTROL_MSUSPENDMUX_4 */
  1834. s->msuspendmux[4] = value & 0x3fffffff;
  1835. break;
  1836. case 0x2b8: /* CONTROL_PSA_CTRL */
  1837. s->psaconfig = value & 0x1c;
  1838. s->psaconfig |= (value & 0x20) ? 2 : 1;
  1839. break;
  1840. case 0x2bc: /* CONTROL_PSA_CMD */
  1841. break;
  1842. case 0x2b0: /* CONTROL_SEC_CTRL */
  1843. case 0x2b4: /* CONTROL_SEC_TEST */
  1844. case 0x2d0: /* CONTROL_SEC_EMU */
  1845. case 0x2d4: /* CONTROL_SEC_TAP */
  1846. case 0x2d8: /* CONTROL_OCM_RAM_PERM */
  1847. case 0x2dc: /* CONTROL_OCM_PUB_RAM_ADD */
  1848. case 0x2e0: /* CONTROL_EXT_SEC_RAM_START_ADD */
  1849. case 0x2e4: /* CONTROL_EXT_SEC_RAM_STOP_ADD */
  1850. case 0x2f0: /* CONTROL_SEC_STATUS */
  1851. case 0x2f4: /* CONTROL_SEC_ERR_STATUS */
  1852. break;
  1853. default:
  1854. OMAP_BAD_REG(addr);
  1855. return;
  1856. }
  1857. }
  1858. static uint64_t omap_sysctl_readfn(void *opaque, hwaddr addr,
  1859. unsigned size)
  1860. {
  1861. switch (size) {
  1862. case 1:
  1863. return omap_sysctl_read8(opaque, addr);
  1864. case 2:
  1865. return omap_badwidth_read32(opaque, addr); /* TODO */
  1866. case 4:
  1867. return omap_sysctl_read(opaque, addr);
  1868. default:
  1869. g_assert_not_reached();
  1870. }
  1871. }
  1872. static void omap_sysctl_writefn(void *opaque, hwaddr addr,
  1873. uint64_t value, unsigned size)
  1874. {
  1875. switch (size) {
  1876. case 1:
  1877. omap_sysctl_write8(opaque, addr, value);
  1878. break;
  1879. case 2:
  1880. omap_badwidth_write32(opaque, addr, value); /* TODO */
  1881. break;
  1882. case 4:
  1883. omap_sysctl_write(opaque, addr, value);
  1884. break;
  1885. default:
  1886. g_assert_not_reached();
  1887. }
  1888. }
  1889. static const MemoryRegionOps omap_sysctl_ops = {
  1890. .read = omap_sysctl_readfn,
  1891. .write = omap_sysctl_writefn,
  1892. .valid.min_access_size = 1,
  1893. .valid.max_access_size = 4,
  1894. .endianness = DEVICE_NATIVE_ENDIAN,
  1895. };
  1896. static void omap_sysctl_reset(struct omap_sysctl_s *s)
  1897. {
  1898. /* (power-on reset) */
  1899. s->sysconfig = 0;
  1900. s->obs = 0;
  1901. s->devconfig = 0x0c000000;
  1902. s->msuspendmux[0] = 0x00000000;
  1903. s->msuspendmux[1] = 0x00000000;
  1904. s->msuspendmux[2] = 0x00000000;
  1905. s->msuspendmux[3] = 0x00000000;
  1906. s->msuspendmux[4] = 0x00000000;
  1907. s->psaconfig = 1;
  1908. s->padconf[0x00] = 0x000f0f0f;
  1909. s->padconf[0x01] = 0x00000000;
  1910. s->padconf[0x02] = 0x00000000;
  1911. s->padconf[0x03] = 0x00000000;
  1912. s->padconf[0x04] = 0x00000000;
  1913. s->padconf[0x05] = 0x00000000;
  1914. s->padconf[0x06] = 0x00000000;
  1915. s->padconf[0x07] = 0x00000000;
  1916. s->padconf[0x08] = 0x08080800;
  1917. s->padconf[0x09] = 0x08080808;
  1918. s->padconf[0x0a] = 0x08080808;
  1919. s->padconf[0x0b] = 0x08080808;
  1920. s->padconf[0x0c] = 0x08080808;
  1921. s->padconf[0x0d] = 0x08080800;
  1922. s->padconf[0x0e] = 0x08080808;
  1923. s->padconf[0x0f] = 0x08080808;
  1924. s->padconf[0x10] = 0x18181808; /* | 0x07070700 if SBoot3 */
  1925. s->padconf[0x11] = 0x18181818; /* | 0x07070707 if SBoot3 */
  1926. s->padconf[0x12] = 0x18181818; /* | 0x07070707 if SBoot3 */
  1927. s->padconf[0x13] = 0x18181818; /* | 0x07070707 if SBoot3 */
  1928. s->padconf[0x14] = 0x18181818; /* | 0x00070707 if SBoot3 */
  1929. s->padconf[0x15] = 0x18181818;
  1930. s->padconf[0x16] = 0x18181818; /* | 0x07000000 if SBoot3 */
  1931. s->padconf[0x17] = 0x1f001f00;
  1932. s->padconf[0x18] = 0x1f1f1f1f;
  1933. s->padconf[0x19] = 0x00000000;
  1934. s->padconf[0x1a] = 0x1f180000;
  1935. s->padconf[0x1b] = 0x00001f1f;
  1936. s->padconf[0x1c] = 0x1f001f00;
  1937. s->padconf[0x1d] = 0x00000000;
  1938. s->padconf[0x1e] = 0x00000000;
  1939. s->padconf[0x1f] = 0x08000000;
  1940. s->padconf[0x20] = 0x08080808;
  1941. s->padconf[0x21] = 0x08080808;
  1942. s->padconf[0x22] = 0x0f080808;
  1943. s->padconf[0x23] = 0x0f0f0f0f;
  1944. s->padconf[0x24] = 0x000f0f0f;
  1945. s->padconf[0x25] = 0x1f1f1f0f;
  1946. s->padconf[0x26] = 0x080f0f1f;
  1947. s->padconf[0x27] = 0x070f1808;
  1948. s->padconf[0x28] = 0x0f070707;
  1949. s->padconf[0x29] = 0x000f0f1f;
  1950. s->padconf[0x2a] = 0x0f0f0f1f;
  1951. s->padconf[0x2b] = 0x08000000;
  1952. s->padconf[0x2c] = 0x0000001f;
  1953. s->padconf[0x2d] = 0x0f0f1f00;
  1954. s->padconf[0x2e] = 0x1f1f0f0f;
  1955. s->padconf[0x2f] = 0x0f1f1f1f;
  1956. s->padconf[0x30] = 0x0f0f0f0f;
  1957. s->padconf[0x31] = 0x0f1f0f1f;
  1958. s->padconf[0x32] = 0x0f0f0f0f;
  1959. s->padconf[0x33] = 0x0f1f0f1f;
  1960. s->padconf[0x34] = 0x1f1f0f0f;
  1961. s->padconf[0x35] = 0x0f0f1f1f;
  1962. s->padconf[0x36] = 0x0f0f1f0f;
  1963. s->padconf[0x37] = 0x0f0f0f0f;
  1964. s->padconf[0x38] = 0x1f18180f;
  1965. s->padconf[0x39] = 0x1f1f1f1f;
  1966. s->padconf[0x3a] = 0x00001f1f;
  1967. s->padconf[0x3b] = 0x00000000;
  1968. s->padconf[0x3c] = 0x00000000;
  1969. s->padconf[0x3d] = 0x0f0f0f0f;
  1970. s->padconf[0x3e] = 0x18000f0f;
  1971. s->padconf[0x3f] = 0x00070000;
  1972. s->padconf[0x40] = 0x00000707;
  1973. s->padconf[0x41] = 0x0f1f0700;
  1974. s->padconf[0x42] = 0x1f1f070f;
  1975. s->padconf[0x43] = 0x0008081f;
  1976. s->padconf[0x44] = 0x00000800;
  1977. }
  1978. static struct omap_sysctl_s *omap_sysctl_init(struct omap_target_agent_s *ta,
  1979. omap_clk iclk, struct omap_mpu_state_s *mpu)
  1980. {
  1981. struct omap_sysctl_s *s = g_new0(struct omap_sysctl_s, 1);
  1982. s->mpu = mpu;
  1983. omap_sysctl_reset(s);
  1984. memory_region_init_io(&s->iomem, NULL, &omap_sysctl_ops, s, "omap.sysctl",
  1985. omap_l4_region_size(ta, 0));
  1986. omap_l4_attach(ta, 0, &s->iomem);
  1987. return s;
  1988. }
  1989. /* General chip reset */
  1990. static void omap2_mpu_reset(void *opaque)
  1991. {
  1992. struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque;
  1993. omap_dma_reset(mpu->dma);
  1994. omap_prcm_reset(mpu->prcm);
  1995. omap_sysctl_reset(mpu->sysc);
  1996. omap_gp_timer_reset(mpu->gptimer[0]);
  1997. omap_gp_timer_reset(mpu->gptimer[1]);
  1998. omap_gp_timer_reset(mpu->gptimer[2]);
  1999. omap_gp_timer_reset(mpu->gptimer[3]);
  2000. omap_gp_timer_reset(mpu->gptimer[4]);
  2001. omap_gp_timer_reset(mpu->gptimer[5]);
  2002. omap_gp_timer_reset(mpu->gptimer[6]);
  2003. omap_gp_timer_reset(mpu->gptimer[7]);
  2004. omap_gp_timer_reset(mpu->gptimer[8]);
  2005. omap_gp_timer_reset(mpu->gptimer[9]);
  2006. omap_gp_timer_reset(mpu->gptimer[10]);
  2007. omap_gp_timer_reset(mpu->gptimer[11]);
  2008. omap_synctimer_reset(mpu->synctimer);
  2009. omap_sdrc_reset(mpu->sdrc);
  2010. omap_gpmc_reset(mpu->gpmc);
  2011. omap_dss_reset(mpu->dss);
  2012. omap_uart_reset(mpu->uart[0]);
  2013. omap_uart_reset(mpu->uart[1]);
  2014. omap_uart_reset(mpu->uart[2]);
  2015. omap_mmc_reset(mpu->mmc);
  2016. omap_mcspi_reset(mpu->mcspi[0]);
  2017. omap_mcspi_reset(mpu->mcspi[1]);
  2018. cpu_reset(CPU(mpu->cpu));
  2019. }
  2020. static int omap2_validate_addr(struct omap_mpu_state_s *s,
  2021. hwaddr addr)
  2022. {
  2023. return 1;
  2024. }
  2025. static const struct dma_irq_map omap2_dma_irq_map[] = {
  2026. { 0, OMAP_INT_24XX_SDMA_IRQ0 },
  2027. { 0, OMAP_INT_24XX_SDMA_IRQ1 },
  2028. { 0, OMAP_INT_24XX_SDMA_IRQ2 },
  2029. { 0, OMAP_INT_24XX_SDMA_IRQ3 },
  2030. };
  2031. struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sdram,
  2032. const char *cpu_type)
  2033. {
  2034. struct omap_mpu_state_s *s = g_new0(struct omap_mpu_state_s, 1);
  2035. qemu_irq dma_irqs[4];
  2036. DriveInfo *dinfo;
  2037. int i;
  2038. SysBusDevice *busdev;
  2039. struct omap_target_agent_s *ta;
  2040. MemoryRegion *sysmem = get_system_memory();
  2041. /* Core */
  2042. s->mpu_model = omap2420;
  2043. s->cpu = ARM_CPU(cpu_create(cpu_type));
  2044. s->sram_size = OMAP242X_SRAM_SIZE;
  2045. s->wakeup = qemu_allocate_irq(omap_mpu_wakeup, s, 0);
  2046. /* Clocks */
  2047. omap_clk_init(s);
  2048. /* Memory-mapped stuff */
  2049. memory_region_init_ram(&s->sram, NULL, "omap2.sram", s->sram_size,
  2050. &error_fatal);
  2051. memory_region_add_subregion(sysmem, OMAP2_SRAM_BASE, &s->sram);
  2052. s->l4 = omap_l4_init(sysmem, OMAP2_L4_BASE, 54);
  2053. /* Actually mapped at any 2K boundary in the ARM11 private-peripheral if */
  2054. s->ih[0] = qdev_new("omap2-intc");
  2055. qdev_prop_set_uint8(s->ih[0], "revision", 0x21);
  2056. omap_intc_set_fclk(OMAP_INTC(s->ih[0]), omap_findclk(s, "mpu_intc_fclk"));
  2057. omap_intc_set_iclk(OMAP_INTC(s->ih[0]), omap_findclk(s, "mpu_intc_iclk"));
  2058. busdev = SYS_BUS_DEVICE(s->ih[0]);
  2059. sysbus_realize_and_unref(busdev, &error_fatal);
  2060. sysbus_connect_irq(busdev, 0,
  2061. qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_IRQ));
  2062. sysbus_connect_irq(busdev, 1,
  2063. qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_FIQ));
  2064. sysbus_mmio_map(busdev, 0, 0x480fe000);
  2065. s->prcm = omap_prcm_init(omap_l4tao(s->l4, 3),
  2066. qdev_get_gpio_in(s->ih[0],
  2067. OMAP_INT_24XX_PRCM_MPU_IRQ),
  2068. NULL, NULL, s);
  2069. s->sysc = omap_sysctl_init(omap_l4tao(s->l4, 1),
  2070. omap_findclk(s, "omapctrl_iclk"), s);
  2071. for (i = 0; i < 4; i++) {
  2072. dma_irqs[i] = qdev_get_gpio_in(s->ih[omap2_dma_irq_map[i].ih],
  2073. omap2_dma_irq_map[i].intr);
  2074. }
  2075. s->dma = omap_dma4_init(0x48056000, dma_irqs, sysmem, s, 256, 32,
  2076. omap_findclk(s, "sdma_iclk"),
  2077. omap_findclk(s, "sdma_fclk"));
  2078. s->port->addr_valid = omap2_validate_addr;
  2079. /* Register SDRAM and SRAM ports for fast DMA transfers. */
  2080. soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(sdram),
  2081. OMAP2_Q2_BASE, memory_region_size(sdram));
  2082. soc_dma_port_add_mem(s->dma, memory_region_get_ram_ptr(&s->sram),
  2083. OMAP2_SRAM_BASE, s->sram_size);
  2084. s->uart[0] = omap2_uart_init(sysmem, omap_l4ta(s->l4, 19),
  2085. qdev_get_gpio_in(s->ih[0],
  2086. OMAP_INT_24XX_UART1_IRQ),
  2087. omap_findclk(s, "uart1_fclk"),
  2088. omap_findclk(s, "uart1_iclk"),
  2089. s->drq[OMAP24XX_DMA_UART1_TX],
  2090. s->drq[OMAP24XX_DMA_UART1_RX],
  2091. "uart1",
  2092. serial_hd(0));
  2093. s->uart[1] = omap2_uart_init(sysmem, omap_l4ta(s->l4, 20),
  2094. qdev_get_gpio_in(s->ih[0],
  2095. OMAP_INT_24XX_UART2_IRQ),
  2096. omap_findclk(s, "uart2_fclk"),
  2097. omap_findclk(s, "uart2_iclk"),
  2098. s->drq[OMAP24XX_DMA_UART2_TX],
  2099. s->drq[OMAP24XX_DMA_UART2_RX],
  2100. "uart2",
  2101. serial_hd(0) ? serial_hd(1) : NULL);
  2102. s->uart[2] = omap2_uart_init(sysmem, omap_l4ta(s->l4, 21),
  2103. qdev_get_gpio_in(s->ih[0],
  2104. OMAP_INT_24XX_UART3_IRQ),
  2105. omap_findclk(s, "uart3_fclk"),
  2106. omap_findclk(s, "uart3_iclk"),
  2107. s->drq[OMAP24XX_DMA_UART3_TX],
  2108. s->drq[OMAP24XX_DMA_UART3_RX],
  2109. "uart3",
  2110. serial_hd(0) && serial_hd(1) ? serial_hd(2) : NULL);
  2111. s->gptimer[0] = omap_gp_timer_init(omap_l4ta(s->l4, 7),
  2112. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER1),
  2113. omap_findclk(s, "wu_gpt1_clk"),
  2114. omap_findclk(s, "wu_l4_iclk"));
  2115. s->gptimer[1] = omap_gp_timer_init(omap_l4ta(s->l4, 8),
  2116. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER2),
  2117. omap_findclk(s, "core_gpt2_clk"),
  2118. omap_findclk(s, "core_l4_iclk"));
  2119. s->gptimer[2] = omap_gp_timer_init(omap_l4ta(s->l4, 22),
  2120. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER3),
  2121. omap_findclk(s, "core_gpt3_clk"),
  2122. omap_findclk(s, "core_l4_iclk"));
  2123. s->gptimer[3] = omap_gp_timer_init(omap_l4ta(s->l4, 23),
  2124. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER4),
  2125. omap_findclk(s, "core_gpt4_clk"),
  2126. omap_findclk(s, "core_l4_iclk"));
  2127. s->gptimer[4] = omap_gp_timer_init(omap_l4ta(s->l4, 24),
  2128. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER5),
  2129. omap_findclk(s, "core_gpt5_clk"),
  2130. omap_findclk(s, "core_l4_iclk"));
  2131. s->gptimer[5] = omap_gp_timer_init(omap_l4ta(s->l4, 25),
  2132. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER6),
  2133. omap_findclk(s, "core_gpt6_clk"),
  2134. omap_findclk(s, "core_l4_iclk"));
  2135. s->gptimer[6] = omap_gp_timer_init(omap_l4ta(s->l4, 26),
  2136. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER7),
  2137. omap_findclk(s, "core_gpt7_clk"),
  2138. omap_findclk(s, "core_l4_iclk"));
  2139. s->gptimer[7] = omap_gp_timer_init(omap_l4ta(s->l4, 27),
  2140. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER8),
  2141. omap_findclk(s, "core_gpt8_clk"),
  2142. omap_findclk(s, "core_l4_iclk"));
  2143. s->gptimer[8] = omap_gp_timer_init(omap_l4ta(s->l4, 28),
  2144. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER9),
  2145. omap_findclk(s, "core_gpt9_clk"),
  2146. omap_findclk(s, "core_l4_iclk"));
  2147. s->gptimer[9] = omap_gp_timer_init(omap_l4ta(s->l4, 29),
  2148. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER10),
  2149. omap_findclk(s, "core_gpt10_clk"),
  2150. omap_findclk(s, "core_l4_iclk"));
  2151. s->gptimer[10] = omap_gp_timer_init(omap_l4ta(s->l4, 30),
  2152. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER11),
  2153. omap_findclk(s, "core_gpt11_clk"),
  2154. omap_findclk(s, "core_l4_iclk"));
  2155. s->gptimer[11] = omap_gp_timer_init(omap_l4ta(s->l4, 31),
  2156. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPTIMER12),
  2157. omap_findclk(s, "core_gpt12_clk"),
  2158. omap_findclk(s, "core_l4_iclk"));
  2159. omap_tap_init(omap_l4ta(s->l4, 2), s);
  2160. s->synctimer = omap_synctimer_init(omap_l4tao(s->l4, 2), s,
  2161. omap_findclk(s, "clk32-kHz"),
  2162. omap_findclk(s, "core_l4_iclk"));
  2163. s->i2c[0] = qdev_new("omap_i2c");
  2164. qdev_prop_set_uint8(s->i2c[0], "revision", 0x34);
  2165. omap_i2c_set_iclk(OMAP_I2C(s->i2c[0]), omap_findclk(s, "i2c1.iclk"));
  2166. omap_i2c_set_fclk(OMAP_I2C(s->i2c[0]), omap_findclk(s, "i2c1.fclk"));
  2167. busdev = SYS_BUS_DEVICE(s->i2c[0]);
  2168. sysbus_realize_and_unref(busdev, &error_fatal);
  2169. sysbus_connect_irq(busdev, 0,
  2170. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_I2C1_IRQ));
  2171. sysbus_connect_irq(busdev, 1, s->drq[OMAP24XX_DMA_I2C1_TX]);
  2172. sysbus_connect_irq(busdev, 2, s->drq[OMAP24XX_DMA_I2C1_RX]);
  2173. sysbus_mmio_map(busdev, 0, omap_l4_region_base(omap_l4tao(s->l4, 5), 0));
  2174. s->i2c[1] = qdev_new("omap_i2c");
  2175. qdev_prop_set_uint8(s->i2c[1], "revision", 0x34);
  2176. omap_i2c_set_iclk(OMAP_I2C(s->i2c[1]), omap_findclk(s, "i2c2.iclk"));
  2177. omap_i2c_set_fclk(OMAP_I2C(s->i2c[1]), omap_findclk(s, "i2c2.fclk"));
  2178. busdev = SYS_BUS_DEVICE(s->i2c[1]);
  2179. sysbus_realize_and_unref(busdev, &error_fatal);
  2180. sysbus_connect_irq(busdev, 0,
  2181. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_I2C2_IRQ));
  2182. sysbus_connect_irq(busdev, 1, s->drq[OMAP24XX_DMA_I2C2_TX]);
  2183. sysbus_connect_irq(busdev, 2, s->drq[OMAP24XX_DMA_I2C2_RX]);
  2184. sysbus_mmio_map(busdev, 0, omap_l4_region_base(omap_l4tao(s->l4, 6), 0));
  2185. s->gpio = qdev_new("omap2-gpio");
  2186. qdev_prop_set_int32(s->gpio, "mpu_model", s->mpu_model);
  2187. omap2_gpio_set_iclk(OMAP2_GPIO(s->gpio), omap_findclk(s, "gpio_iclk"));
  2188. omap2_gpio_set_fclk(OMAP2_GPIO(s->gpio), 0, omap_findclk(s, "gpio1_dbclk"));
  2189. omap2_gpio_set_fclk(OMAP2_GPIO(s->gpio), 1, omap_findclk(s, "gpio2_dbclk"));
  2190. omap2_gpio_set_fclk(OMAP2_GPIO(s->gpio), 2, omap_findclk(s, "gpio3_dbclk"));
  2191. omap2_gpio_set_fclk(OMAP2_GPIO(s->gpio), 3, omap_findclk(s, "gpio4_dbclk"));
  2192. if (s->mpu_model == omap2430) {
  2193. omap2_gpio_set_fclk(OMAP2_GPIO(s->gpio), 4,
  2194. omap_findclk(s, "gpio5_dbclk"));
  2195. }
  2196. busdev = SYS_BUS_DEVICE(s->gpio);
  2197. sysbus_realize_and_unref(busdev, &error_fatal);
  2198. sysbus_connect_irq(busdev, 0,
  2199. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPIO_BANK1));
  2200. sysbus_connect_irq(busdev, 3,
  2201. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPIO_BANK2));
  2202. sysbus_connect_irq(busdev, 6,
  2203. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPIO_BANK3));
  2204. sysbus_connect_irq(busdev, 9,
  2205. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPIO_BANK4));
  2206. if (s->mpu_model == omap2430) {
  2207. sysbus_connect_irq(busdev, 12,
  2208. qdev_get_gpio_in(s->ih[0],
  2209. OMAP_INT_243X_GPIO_BANK5));
  2210. }
  2211. ta = omap_l4ta(s->l4, 3);
  2212. sysbus_mmio_map(busdev, 0, omap_l4_region_base(ta, 1));
  2213. sysbus_mmio_map(busdev, 1, omap_l4_region_base(ta, 0));
  2214. sysbus_mmio_map(busdev, 2, omap_l4_region_base(ta, 2));
  2215. sysbus_mmio_map(busdev, 3, omap_l4_region_base(ta, 4));
  2216. sysbus_mmio_map(busdev, 4, omap_l4_region_base(ta, 5));
  2217. s->sdrc = omap_sdrc_init(sysmem, 0x68009000);
  2218. s->gpmc = omap_gpmc_init(s, 0x6800a000,
  2219. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_GPMC_IRQ),
  2220. s->drq[OMAP24XX_DMA_GPMC]);
  2221. dinfo = drive_get(IF_SD, 0, 0);
  2222. if (!dinfo && !qtest_enabled()) {
  2223. warn_report("missing SecureDigital device");
  2224. }
  2225. s->mmc = omap2_mmc_init(omap_l4tao(s->l4, 9),
  2226. dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
  2227. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_MMC_IRQ),
  2228. &s->drq[OMAP24XX_DMA_MMC1_TX],
  2229. omap_findclk(s, "mmc_fclk"), omap_findclk(s, "mmc_iclk"));
  2230. s->mcspi[0] = omap_mcspi_init(omap_l4ta(s->l4, 35), 4,
  2231. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_MCSPI1_IRQ),
  2232. &s->drq[OMAP24XX_DMA_SPI1_TX0],
  2233. omap_findclk(s, "spi1_fclk"),
  2234. omap_findclk(s, "spi1_iclk"));
  2235. s->mcspi[1] = omap_mcspi_init(omap_l4ta(s->l4, 36), 2,
  2236. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_MCSPI2_IRQ),
  2237. &s->drq[OMAP24XX_DMA_SPI2_TX0],
  2238. omap_findclk(s, "spi2_fclk"),
  2239. omap_findclk(s, "spi2_iclk"));
  2240. s->dss = omap_dss_init(omap_l4ta(s->l4, 10), sysmem, 0x68000800,
  2241. /* XXX wire M_IRQ_25, D_L2_IRQ_30 and I_IRQ_13 together */
  2242. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_DSS_IRQ),
  2243. s->drq[OMAP24XX_DMA_DSS],
  2244. omap_findclk(s, "dss_clk1"), omap_findclk(s, "dss_clk2"),
  2245. omap_findclk(s, "dss_54m_clk"),
  2246. omap_findclk(s, "dss_l3_iclk"),
  2247. omap_findclk(s, "dss_l4_iclk"));
  2248. omap_sti_init(omap_l4ta(s->l4, 18), sysmem, 0x54000000,
  2249. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_STI),
  2250. omap_findclk(s, "emul_ck"),
  2251. serial_hd(0) && serial_hd(1) && serial_hd(2) ?
  2252. serial_hd(3) : NULL);
  2253. s->eac = omap_eac_init(omap_l4ta(s->l4, 32),
  2254. qdev_get_gpio_in(s->ih[0], OMAP_INT_24XX_EAC_IRQ),
  2255. /* Ten consecutive lines */
  2256. &s->drq[OMAP24XX_DMA_EAC_AC_RD],
  2257. omap_findclk(s, "func_96m_clk"),
  2258. omap_findclk(s, "core_l4_iclk"));
  2259. /* All register mappings (includin those not currenlty implemented):
  2260. * SystemControlMod 48000000 - 48000fff
  2261. * SystemControlL4 48001000 - 48001fff
  2262. * 32kHz Timer Mod 48004000 - 48004fff
  2263. * 32kHz Timer L4 48005000 - 48005fff
  2264. * PRCM ModA 48008000 - 480087ff
  2265. * PRCM ModB 48008800 - 48008fff
  2266. * PRCM L4 48009000 - 48009fff
  2267. * TEST-BCM Mod 48012000 - 48012fff
  2268. * TEST-BCM L4 48013000 - 48013fff
  2269. * TEST-TAP Mod 48014000 - 48014fff
  2270. * TEST-TAP L4 48015000 - 48015fff
  2271. * GPIO1 Mod 48018000 - 48018fff
  2272. * GPIO Top 48019000 - 48019fff
  2273. * GPIO2 Mod 4801a000 - 4801afff
  2274. * GPIO L4 4801b000 - 4801bfff
  2275. * GPIO3 Mod 4801c000 - 4801cfff
  2276. * GPIO4 Mod 4801e000 - 4801efff
  2277. * WDTIMER1 Mod 48020000 - 48010fff
  2278. * WDTIMER Top 48021000 - 48011fff
  2279. * WDTIMER2 Mod 48022000 - 48012fff
  2280. * WDTIMER L4 48023000 - 48013fff
  2281. * WDTIMER3 Mod 48024000 - 48014fff
  2282. * WDTIMER3 L4 48025000 - 48015fff
  2283. * WDTIMER4 Mod 48026000 - 48016fff
  2284. * WDTIMER4 L4 48027000 - 48017fff
  2285. * GPTIMER1 Mod 48028000 - 48018fff
  2286. * GPTIMER1 L4 48029000 - 48019fff
  2287. * GPTIMER2 Mod 4802a000 - 4801afff
  2288. * GPTIMER2 L4 4802b000 - 4801bfff
  2289. * L4-Config AP 48040000 - 480407ff
  2290. * L4-Config IP 48040800 - 48040fff
  2291. * L4-Config LA 48041000 - 48041fff
  2292. * ARM11ETB Mod 48048000 - 48049fff
  2293. * ARM11ETB L4 4804a000 - 4804afff
  2294. * DISPLAY Top 48050000 - 480503ff
  2295. * DISPLAY DISPC 48050400 - 480507ff
  2296. * DISPLAY RFBI 48050800 - 48050bff
  2297. * DISPLAY VENC 48050c00 - 48050fff
  2298. * DISPLAY L4 48051000 - 48051fff
  2299. * CAMERA Top 48052000 - 480523ff
  2300. * CAMERA core 48052400 - 480527ff
  2301. * CAMERA DMA 48052800 - 48052bff
  2302. * CAMERA MMU 48052c00 - 48052fff
  2303. * CAMERA L4 48053000 - 48053fff
  2304. * SDMA Mod 48056000 - 48056fff
  2305. * SDMA L4 48057000 - 48057fff
  2306. * SSI Top 48058000 - 48058fff
  2307. * SSI GDD 48059000 - 48059fff
  2308. * SSI Port1 4805a000 - 4805afff
  2309. * SSI Port2 4805b000 - 4805bfff
  2310. * SSI L4 4805c000 - 4805cfff
  2311. * USB Mod 4805e000 - 480fefff
  2312. * USB L4 4805f000 - 480fffff
  2313. * WIN_TRACER1 Mod 48060000 - 48060fff
  2314. * WIN_TRACER1 L4 48061000 - 48061fff
  2315. * WIN_TRACER2 Mod 48062000 - 48062fff
  2316. * WIN_TRACER2 L4 48063000 - 48063fff
  2317. * WIN_TRACER3 Mod 48064000 - 48064fff
  2318. * WIN_TRACER3 L4 48065000 - 48065fff
  2319. * WIN_TRACER4 Top 48066000 - 480660ff
  2320. * WIN_TRACER4 ETT 48066100 - 480661ff
  2321. * WIN_TRACER4 WT 48066200 - 480662ff
  2322. * WIN_TRACER4 L4 48067000 - 48067fff
  2323. * XTI Mod 48068000 - 48068fff
  2324. * XTI L4 48069000 - 48069fff
  2325. * UART1 Mod 4806a000 - 4806afff
  2326. * UART1 L4 4806b000 - 4806bfff
  2327. * UART2 Mod 4806c000 - 4806cfff
  2328. * UART2 L4 4806d000 - 4806dfff
  2329. * UART3 Mod 4806e000 - 4806efff
  2330. * UART3 L4 4806f000 - 4806ffff
  2331. * I2C1 Mod 48070000 - 48070fff
  2332. * I2C1 L4 48071000 - 48071fff
  2333. * I2C2 Mod 48072000 - 48072fff
  2334. * I2C2 L4 48073000 - 48073fff
  2335. * McBSP1 Mod 48074000 - 48074fff
  2336. * McBSP1 L4 48075000 - 48075fff
  2337. * McBSP2 Mod 48076000 - 48076fff
  2338. * McBSP2 L4 48077000 - 48077fff
  2339. * GPTIMER3 Mod 48078000 - 48078fff
  2340. * GPTIMER3 L4 48079000 - 48079fff
  2341. * GPTIMER4 Mod 4807a000 - 4807afff
  2342. * GPTIMER4 L4 4807b000 - 4807bfff
  2343. * GPTIMER5 Mod 4807c000 - 4807cfff
  2344. * GPTIMER5 L4 4807d000 - 4807dfff
  2345. * GPTIMER6 Mod 4807e000 - 4807efff
  2346. * GPTIMER6 L4 4807f000 - 4807ffff
  2347. * GPTIMER7 Mod 48080000 - 48080fff
  2348. * GPTIMER7 L4 48081000 - 48081fff
  2349. * GPTIMER8 Mod 48082000 - 48082fff
  2350. * GPTIMER8 L4 48083000 - 48083fff
  2351. * GPTIMER9 Mod 48084000 - 48084fff
  2352. * GPTIMER9 L4 48085000 - 48085fff
  2353. * GPTIMER10 Mod 48086000 - 48086fff
  2354. * GPTIMER10 L4 48087000 - 48087fff
  2355. * GPTIMER11 Mod 48088000 - 48088fff
  2356. * GPTIMER11 L4 48089000 - 48089fff
  2357. * GPTIMER12 Mod 4808a000 - 4808afff
  2358. * GPTIMER12 L4 4808b000 - 4808bfff
  2359. * EAC Mod 48090000 - 48090fff
  2360. * EAC L4 48091000 - 48091fff
  2361. * FAC Mod 48092000 - 48092fff
  2362. * FAC L4 48093000 - 48093fff
  2363. * MAILBOX Mod 48094000 - 48094fff
  2364. * MAILBOX L4 48095000 - 48095fff
  2365. * SPI1 Mod 48098000 - 48098fff
  2366. * SPI1 L4 48099000 - 48099fff
  2367. * SPI2 Mod 4809a000 - 4809afff
  2368. * SPI2 L4 4809b000 - 4809bfff
  2369. * MMC/SDIO Mod 4809c000 - 4809cfff
  2370. * MMC/SDIO L4 4809d000 - 4809dfff
  2371. * MS_PRO Mod 4809e000 - 4809efff
  2372. * MS_PRO L4 4809f000 - 4809ffff
  2373. * RNG Mod 480a0000 - 480a0fff
  2374. * RNG L4 480a1000 - 480a1fff
  2375. * DES3DES Mod 480a2000 - 480a2fff
  2376. * DES3DES L4 480a3000 - 480a3fff
  2377. * SHA1MD5 Mod 480a4000 - 480a4fff
  2378. * SHA1MD5 L4 480a5000 - 480a5fff
  2379. * AES Mod 480a6000 - 480a6fff
  2380. * AES L4 480a7000 - 480a7fff
  2381. * PKA Mod 480a8000 - 480a9fff
  2382. * PKA L4 480aa000 - 480aafff
  2383. * MG Mod 480b0000 - 480b0fff
  2384. * MG L4 480b1000 - 480b1fff
  2385. * HDQ/1-wire Mod 480b2000 - 480b2fff
  2386. * HDQ/1-wire L4 480b3000 - 480b3fff
  2387. * MPU interrupt 480fe000 - 480fefff
  2388. * STI channel base 54000000 - 5400ffff
  2389. * IVA RAM 5c000000 - 5c01ffff
  2390. * IVA ROM 5c020000 - 5c027fff
  2391. * IMG_BUF_A 5c040000 - 5c040fff
  2392. * IMG_BUF_B 5c042000 - 5c042fff
  2393. * VLCDS 5c048000 - 5c0487ff
  2394. * IMX_COEF 5c049000 - 5c04afff
  2395. * IMX_CMD 5c051000 - 5c051fff
  2396. * VLCDQ 5c053000 - 5c0533ff
  2397. * VLCDH 5c054000 - 5c054fff
  2398. * SEQ_CMD 5c055000 - 5c055fff
  2399. * IMX_REG 5c056000 - 5c0560ff
  2400. * VLCD_REG 5c056100 - 5c0561ff
  2401. * SEQ_REG 5c056200 - 5c0562ff
  2402. * IMG_BUF_REG 5c056300 - 5c0563ff
  2403. * SEQIRQ_REG 5c056400 - 5c0564ff
  2404. * OCP_REG 5c060000 - 5c060fff
  2405. * SYSC_REG 5c070000 - 5c070fff
  2406. * MMU_REG 5d000000 - 5d000fff
  2407. * sDMA R 68000400 - 680005ff
  2408. * sDMA W 68000600 - 680007ff
  2409. * Display Control 68000800 - 680009ff
  2410. * DSP subsystem 68000a00 - 68000bff
  2411. * MPU subsystem 68000c00 - 68000dff
  2412. * IVA subsystem 68001000 - 680011ff
  2413. * USB 68001200 - 680013ff
  2414. * Camera 68001400 - 680015ff
  2415. * VLYNQ (firewall) 68001800 - 68001bff
  2416. * VLYNQ 68001e00 - 68001fff
  2417. * SSI 68002000 - 680021ff
  2418. * L4 68002400 - 680025ff
  2419. * DSP (firewall) 68002800 - 68002bff
  2420. * DSP subsystem 68002e00 - 68002fff
  2421. * IVA (firewall) 68003000 - 680033ff
  2422. * IVA 68003600 - 680037ff
  2423. * GFX 68003a00 - 68003bff
  2424. * CMDWR emulation 68003c00 - 68003dff
  2425. * SMS 68004000 - 680041ff
  2426. * OCM 68004200 - 680043ff
  2427. * GPMC 68004400 - 680045ff
  2428. * RAM (firewall) 68005000 - 680053ff
  2429. * RAM (err login) 68005400 - 680057ff
  2430. * ROM (firewall) 68005800 - 68005bff
  2431. * ROM (err login) 68005c00 - 68005fff
  2432. * GPMC (firewall) 68006000 - 680063ff
  2433. * GPMC (err login) 68006400 - 680067ff
  2434. * SMS (err login) 68006c00 - 68006fff
  2435. * SMS registers 68008000 - 68008fff
  2436. * SDRC registers 68009000 - 68009fff
  2437. * GPMC registers 6800a000 6800afff
  2438. */
  2439. qemu_register_reset(omap2_mpu_reset, s);
  2440. return s;
  2441. }