integratorcp.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733
  1. /*
  2. * ARM Integrator CP System emulation.
  3. *
  4. * Copyright (c) 2005-2007 CodeSourcery.
  5. * Written by Paul Brook
  6. *
  7. * This code is licensed under the GPL
  8. */
  9. #include "qemu/osdep.h"
  10. #include "qapi/error.h"
  11. #include "cpu.h"
  12. #include "hw/sysbus.h"
  13. #include "migration/vmstate.h"
  14. #include "hw/boards.h"
  15. #include "hw/arm/boot.h"
  16. #include "hw/misc/arm_integrator_debug.h"
  17. #include "hw/net/smc91c111.h"
  18. #include "net/net.h"
  19. #include "exec/address-spaces.h"
  20. #include "sysemu/runstate.h"
  21. #include "sysemu/sysemu.h"
  22. #include "qemu/log.h"
  23. #include "qemu/error-report.h"
  24. #include "hw/char/pl011.h"
  25. #include "hw/hw.h"
  26. #include "hw/irq.h"
  27. #define TYPE_INTEGRATOR_CM "integrator_core"
  28. #define INTEGRATOR_CM(obj) \
  29. OBJECT_CHECK(IntegratorCMState, (obj), TYPE_INTEGRATOR_CM)
  30. typedef struct IntegratorCMState {
  31. /*< private >*/
  32. SysBusDevice parent_obj;
  33. /*< public >*/
  34. MemoryRegion iomem;
  35. uint32_t memsz;
  36. MemoryRegion flash;
  37. uint32_t cm_osc;
  38. uint32_t cm_ctrl;
  39. uint32_t cm_lock;
  40. uint32_t cm_auxosc;
  41. uint32_t cm_sdram;
  42. uint32_t cm_init;
  43. uint32_t cm_flags;
  44. uint32_t cm_nvflags;
  45. uint32_t cm_refcnt_offset;
  46. uint32_t int_level;
  47. uint32_t irq_enabled;
  48. uint32_t fiq_enabled;
  49. } IntegratorCMState;
  50. static uint8_t integrator_spd[128] = {
  51. 128, 8, 4, 11, 9, 1, 64, 0, 2, 0xa0, 0xa0, 0, 0, 8, 0, 1,
  52. 0xe, 4, 0x1c, 1, 2, 0x20, 0xc0, 0, 0, 0, 0, 0x30, 0x28, 0x30, 0x28, 0x40
  53. };
  54. static const VMStateDescription vmstate_integratorcm = {
  55. .name = "integratorcm",
  56. .version_id = 1,
  57. .minimum_version_id = 1,
  58. .fields = (VMStateField[]) {
  59. VMSTATE_UINT32(cm_osc, IntegratorCMState),
  60. VMSTATE_UINT32(cm_ctrl, IntegratorCMState),
  61. VMSTATE_UINT32(cm_lock, IntegratorCMState),
  62. VMSTATE_UINT32(cm_auxosc, IntegratorCMState),
  63. VMSTATE_UINT32(cm_sdram, IntegratorCMState),
  64. VMSTATE_UINT32(cm_init, IntegratorCMState),
  65. VMSTATE_UINT32(cm_flags, IntegratorCMState),
  66. VMSTATE_UINT32(cm_nvflags, IntegratorCMState),
  67. VMSTATE_UINT32(int_level, IntegratorCMState),
  68. VMSTATE_UINT32(irq_enabled, IntegratorCMState),
  69. VMSTATE_UINT32(fiq_enabled, IntegratorCMState),
  70. VMSTATE_END_OF_LIST()
  71. }
  72. };
  73. static uint64_t integratorcm_read(void *opaque, hwaddr offset,
  74. unsigned size)
  75. {
  76. IntegratorCMState *s = opaque;
  77. if (offset >= 0x100 && offset < 0x200) {
  78. /* CM_SPD */
  79. if (offset >= 0x180)
  80. return 0;
  81. return integrator_spd[offset >> 2];
  82. }
  83. switch (offset >> 2) {
  84. case 0: /* CM_ID */
  85. return 0x411a3001;
  86. case 1: /* CM_PROC */
  87. return 0;
  88. case 2: /* CM_OSC */
  89. return s->cm_osc;
  90. case 3: /* CM_CTRL */
  91. return s->cm_ctrl;
  92. case 4: /* CM_STAT */
  93. return 0x00100000;
  94. case 5: /* CM_LOCK */
  95. if (s->cm_lock == 0xa05f) {
  96. return 0x1a05f;
  97. } else {
  98. return s->cm_lock;
  99. }
  100. case 6: /* CM_LMBUSCNT */
  101. /* ??? High frequency timer. */
  102. hw_error("integratorcm_read: CM_LMBUSCNT");
  103. case 7: /* CM_AUXOSC */
  104. return s->cm_auxosc;
  105. case 8: /* CM_SDRAM */
  106. return s->cm_sdram;
  107. case 9: /* CM_INIT */
  108. return s->cm_init;
  109. case 10: /* CM_REFCNT */
  110. /* This register, CM_REFCNT, provides a 32-bit count value.
  111. * The count increments at the fixed reference clock frequency of 24MHz
  112. * and can be used as a real-time counter.
  113. */
  114. return (uint32_t)muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), 24,
  115. 1000) - s->cm_refcnt_offset;
  116. case 12: /* CM_FLAGS */
  117. return s->cm_flags;
  118. case 14: /* CM_NVFLAGS */
  119. return s->cm_nvflags;
  120. case 16: /* CM_IRQ_STAT */
  121. return s->int_level & s->irq_enabled;
  122. case 17: /* CM_IRQ_RSTAT */
  123. return s->int_level;
  124. case 18: /* CM_IRQ_ENSET */
  125. return s->irq_enabled;
  126. case 20: /* CM_SOFT_INTSET */
  127. return s->int_level & 1;
  128. case 24: /* CM_FIQ_STAT */
  129. return s->int_level & s->fiq_enabled;
  130. case 25: /* CM_FIQ_RSTAT */
  131. return s->int_level;
  132. case 26: /* CM_FIQ_ENSET */
  133. return s->fiq_enabled;
  134. case 32: /* CM_VOLTAGE_CTL0 */
  135. case 33: /* CM_VOLTAGE_CTL1 */
  136. case 34: /* CM_VOLTAGE_CTL2 */
  137. case 35: /* CM_VOLTAGE_CTL3 */
  138. /* ??? Voltage control unimplemented. */
  139. return 0;
  140. default:
  141. qemu_log_mask(LOG_UNIMP,
  142. "%s: Unimplemented offset 0x%" HWADDR_PRIX "\n",
  143. __func__, offset);
  144. return 0;
  145. }
  146. }
  147. static void integratorcm_do_remap(IntegratorCMState *s)
  148. {
  149. /* Sync memory region state with CM_CTRL REMAP bit:
  150. * bit 0 => flash at address 0; bit 1 => RAM
  151. */
  152. memory_region_set_enabled(&s->flash, !(s->cm_ctrl & 4));
  153. }
  154. static void integratorcm_set_ctrl(IntegratorCMState *s, uint32_t value)
  155. {
  156. if (value & 8) {
  157. qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
  158. }
  159. if ((s->cm_ctrl ^ value) & 1) {
  160. /* (value & 1) != 0 means the green "MISC LED" is lit.
  161. * We don't have any nice place to display LEDs. printf is a bad
  162. * idea because Linux uses the LED as a heartbeat and the output
  163. * will swamp anything else on the terminal.
  164. */
  165. }
  166. /* Note that the RESET bit [3] always reads as zero */
  167. s->cm_ctrl = (s->cm_ctrl & ~5) | (value & 5);
  168. integratorcm_do_remap(s);
  169. }
  170. static void integratorcm_update(IntegratorCMState *s)
  171. {
  172. /* ??? The CPU irq/fiq is raised when either the core module or base PIC
  173. are active. */
  174. if (s->int_level & (s->irq_enabled | s->fiq_enabled))
  175. hw_error("Core module interrupt\n");
  176. }
  177. static void integratorcm_write(void *opaque, hwaddr offset,
  178. uint64_t value, unsigned size)
  179. {
  180. IntegratorCMState *s = opaque;
  181. switch (offset >> 2) {
  182. case 2: /* CM_OSC */
  183. if (s->cm_lock == 0xa05f)
  184. s->cm_osc = value;
  185. break;
  186. case 3: /* CM_CTRL */
  187. integratorcm_set_ctrl(s, value);
  188. break;
  189. case 5: /* CM_LOCK */
  190. s->cm_lock = value & 0xffff;
  191. break;
  192. case 7: /* CM_AUXOSC */
  193. if (s->cm_lock == 0xa05f)
  194. s->cm_auxosc = value;
  195. break;
  196. case 8: /* CM_SDRAM */
  197. s->cm_sdram = value;
  198. break;
  199. case 9: /* CM_INIT */
  200. /* ??? This can change the memory bus frequency. */
  201. s->cm_init = value;
  202. break;
  203. case 12: /* CM_FLAGSS */
  204. s->cm_flags |= value;
  205. break;
  206. case 13: /* CM_FLAGSC */
  207. s->cm_flags &= ~value;
  208. break;
  209. case 14: /* CM_NVFLAGSS */
  210. s->cm_nvflags |= value;
  211. break;
  212. case 15: /* CM_NVFLAGSS */
  213. s->cm_nvflags &= ~value;
  214. break;
  215. case 18: /* CM_IRQ_ENSET */
  216. s->irq_enabled |= value;
  217. integratorcm_update(s);
  218. break;
  219. case 19: /* CM_IRQ_ENCLR */
  220. s->irq_enabled &= ~value;
  221. integratorcm_update(s);
  222. break;
  223. case 20: /* CM_SOFT_INTSET */
  224. s->int_level |= (value & 1);
  225. integratorcm_update(s);
  226. break;
  227. case 21: /* CM_SOFT_INTCLR */
  228. s->int_level &= ~(value & 1);
  229. integratorcm_update(s);
  230. break;
  231. case 26: /* CM_FIQ_ENSET */
  232. s->fiq_enabled |= value;
  233. integratorcm_update(s);
  234. break;
  235. case 27: /* CM_FIQ_ENCLR */
  236. s->fiq_enabled &= ~value;
  237. integratorcm_update(s);
  238. break;
  239. case 32: /* CM_VOLTAGE_CTL0 */
  240. case 33: /* CM_VOLTAGE_CTL1 */
  241. case 34: /* CM_VOLTAGE_CTL2 */
  242. case 35: /* CM_VOLTAGE_CTL3 */
  243. /* ??? Voltage control unimplemented. */
  244. break;
  245. default:
  246. qemu_log_mask(LOG_UNIMP,
  247. "%s: Unimplemented offset 0x%" HWADDR_PRIX "\n",
  248. __func__, offset);
  249. break;
  250. }
  251. }
  252. /* Integrator/CM control registers. */
  253. static const MemoryRegionOps integratorcm_ops = {
  254. .read = integratorcm_read,
  255. .write = integratorcm_write,
  256. .endianness = DEVICE_NATIVE_ENDIAN,
  257. };
  258. static void integratorcm_init(Object *obj)
  259. {
  260. IntegratorCMState *s = INTEGRATOR_CM(obj);
  261. s->cm_osc = 0x01000048;
  262. /* ??? What should the high bits of this value be? */
  263. s->cm_auxosc = 0x0007feff;
  264. s->cm_sdram = 0x00011122;
  265. memcpy(integrator_spd + 73, "QEMU-MEMORY", 11);
  266. s->cm_init = 0x00000112;
  267. s->cm_refcnt_offset = muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), 24,
  268. 1000);
  269. /* ??? Save/restore. */
  270. }
  271. static void integratorcm_realize(DeviceState *d, Error **errp)
  272. {
  273. IntegratorCMState *s = INTEGRATOR_CM(d);
  274. SysBusDevice *dev = SYS_BUS_DEVICE(d);
  275. Error *local_err = NULL;
  276. memory_region_init_ram(&s->flash, OBJECT(d), "integrator.flash", 0x100000,
  277. &local_err);
  278. if (local_err) {
  279. error_propagate(errp, local_err);
  280. return;
  281. }
  282. memory_region_init_io(&s->iomem, OBJECT(d), &integratorcm_ops, s,
  283. "integratorcm", 0x00800000);
  284. sysbus_init_mmio(dev, &s->iomem);
  285. integratorcm_do_remap(s);
  286. if (s->memsz >= 256) {
  287. integrator_spd[31] = 64;
  288. s->cm_sdram |= 0x10;
  289. } else if (s->memsz >= 128) {
  290. integrator_spd[31] = 32;
  291. s->cm_sdram |= 0x0c;
  292. } else if (s->memsz >= 64) {
  293. integrator_spd[31] = 16;
  294. s->cm_sdram |= 0x08;
  295. } else if (s->memsz >= 32) {
  296. integrator_spd[31] = 4;
  297. s->cm_sdram |= 0x04;
  298. } else {
  299. integrator_spd[31] = 2;
  300. }
  301. }
  302. /* Integrator/CP hardware emulation. */
  303. /* Primary interrupt controller. */
  304. #define TYPE_INTEGRATOR_PIC "integrator_pic"
  305. #define INTEGRATOR_PIC(obj) \
  306. OBJECT_CHECK(icp_pic_state, (obj), TYPE_INTEGRATOR_PIC)
  307. typedef struct icp_pic_state {
  308. /*< private >*/
  309. SysBusDevice parent_obj;
  310. /*< public >*/
  311. MemoryRegion iomem;
  312. uint32_t level;
  313. uint32_t irq_enabled;
  314. uint32_t fiq_enabled;
  315. qemu_irq parent_irq;
  316. qemu_irq parent_fiq;
  317. } icp_pic_state;
  318. static const VMStateDescription vmstate_icp_pic = {
  319. .name = "icp_pic",
  320. .version_id = 1,
  321. .minimum_version_id = 1,
  322. .fields = (VMStateField[]) {
  323. VMSTATE_UINT32(level, icp_pic_state),
  324. VMSTATE_UINT32(irq_enabled, icp_pic_state),
  325. VMSTATE_UINT32(fiq_enabled, icp_pic_state),
  326. VMSTATE_END_OF_LIST()
  327. }
  328. };
  329. static void icp_pic_update(icp_pic_state *s)
  330. {
  331. uint32_t flags;
  332. flags = (s->level & s->irq_enabled);
  333. qemu_set_irq(s->parent_irq, flags != 0);
  334. flags = (s->level & s->fiq_enabled);
  335. qemu_set_irq(s->parent_fiq, flags != 0);
  336. }
  337. static void icp_pic_set_irq(void *opaque, int irq, int level)
  338. {
  339. icp_pic_state *s = (icp_pic_state *)opaque;
  340. if (level)
  341. s->level |= 1 << irq;
  342. else
  343. s->level &= ~(1 << irq);
  344. icp_pic_update(s);
  345. }
  346. static uint64_t icp_pic_read(void *opaque, hwaddr offset,
  347. unsigned size)
  348. {
  349. icp_pic_state *s = (icp_pic_state *)opaque;
  350. switch (offset >> 2) {
  351. case 0: /* IRQ_STATUS */
  352. return s->level & s->irq_enabled;
  353. case 1: /* IRQ_RAWSTAT */
  354. return s->level;
  355. case 2: /* IRQ_ENABLESET */
  356. return s->irq_enabled;
  357. case 4: /* INT_SOFTSET */
  358. return s->level & 1;
  359. case 8: /* FRQ_STATUS */
  360. return s->level & s->fiq_enabled;
  361. case 9: /* FRQ_RAWSTAT */
  362. return s->level;
  363. case 10: /* FRQ_ENABLESET */
  364. return s->fiq_enabled;
  365. case 3: /* IRQ_ENABLECLR */
  366. case 5: /* INT_SOFTCLR */
  367. case 11: /* FRQ_ENABLECLR */
  368. default:
  369. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIX "\n",
  370. __func__, offset);
  371. return 0;
  372. }
  373. }
  374. static void icp_pic_write(void *opaque, hwaddr offset,
  375. uint64_t value, unsigned size)
  376. {
  377. icp_pic_state *s = (icp_pic_state *)opaque;
  378. switch (offset >> 2) {
  379. case 2: /* IRQ_ENABLESET */
  380. s->irq_enabled |= value;
  381. break;
  382. case 3: /* IRQ_ENABLECLR */
  383. s->irq_enabled &= ~value;
  384. break;
  385. case 4: /* INT_SOFTSET */
  386. if (value & 1)
  387. icp_pic_set_irq(s, 0, 1);
  388. break;
  389. case 5: /* INT_SOFTCLR */
  390. if (value & 1)
  391. icp_pic_set_irq(s, 0, 0);
  392. break;
  393. case 10: /* FRQ_ENABLESET */
  394. s->fiq_enabled |= value;
  395. break;
  396. case 11: /* FRQ_ENABLECLR */
  397. s->fiq_enabled &= ~value;
  398. break;
  399. case 0: /* IRQ_STATUS */
  400. case 1: /* IRQ_RAWSTAT */
  401. case 8: /* FRQ_STATUS */
  402. case 9: /* FRQ_RAWSTAT */
  403. default:
  404. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIX "\n",
  405. __func__, offset);
  406. return;
  407. }
  408. icp_pic_update(s);
  409. }
  410. static const MemoryRegionOps icp_pic_ops = {
  411. .read = icp_pic_read,
  412. .write = icp_pic_write,
  413. .endianness = DEVICE_NATIVE_ENDIAN,
  414. };
  415. static void icp_pic_init(Object *obj)
  416. {
  417. DeviceState *dev = DEVICE(obj);
  418. icp_pic_state *s = INTEGRATOR_PIC(obj);
  419. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  420. qdev_init_gpio_in(dev, icp_pic_set_irq, 32);
  421. sysbus_init_irq(sbd, &s->parent_irq);
  422. sysbus_init_irq(sbd, &s->parent_fiq);
  423. memory_region_init_io(&s->iomem, obj, &icp_pic_ops, s,
  424. "icp-pic", 0x00800000);
  425. sysbus_init_mmio(sbd, &s->iomem);
  426. }
  427. /* CP control registers. */
  428. #define TYPE_ICP_CONTROL_REGS "icp-ctrl-regs"
  429. #define ICP_CONTROL_REGS(obj) \
  430. OBJECT_CHECK(ICPCtrlRegsState, (obj), TYPE_ICP_CONTROL_REGS)
  431. typedef struct ICPCtrlRegsState {
  432. /*< private >*/
  433. SysBusDevice parent_obj;
  434. /*< public >*/
  435. MemoryRegion iomem;
  436. qemu_irq mmc_irq;
  437. uint32_t intreg_state;
  438. } ICPCtrlRegsState;
  439. #define ICP_GPIO_MMC_WPROT "mmc-wprot"
  440. #define ICP_GPIO_MMC_CARDIN "mmc-cardin"
  441. #define ICP_INTREG_WPROT (1 << 0)
  442. #define ICP_INTREG_CARDIN (1 << 3)
  443. static const VMStateDescription vmstate_icp_control = {
  444. .name = "icp_control",
  445. .version_id = 1,
  446. .minimum_version_id = 1,
  447. .fields = (VMStateField[]) {
  448. VMSTATE_UINT32(intreg_state, ICPCtrlRegsState),
  449. VMSTATE_END_OF_LIST()
  450. }
  451. };
  452. static uint64_t icp_control_read(void *opaque, hwaddr offset,
  453. unsigned size)
  454. {
  455. ICPCtrlRegsState *s = opaque;
  456. switch (offset >> 2) {
  457. case 0: /* CP_IDFIELD */
  458. return 0x41034003;
  459. case 1: /* CP_FLASHPROG */
  460. return 0;
  461. case 2: /* CP_INTREG */
  462. return s->intreg_state;
  463. case 3: /* CP_DECODE */
  464. return 0x11;
  465. default:
  466. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIX "\n",
  467. __func__, offset);
  468. return 0;
  469. }
  470. }
  471. static void icp_control_write(void *opaque, hwaddr offset,
  472. uint64_t value, unsigned size)
  473. {
  474. ICPCtrlRegsState *s = opaque;
  475. switch (offset >> 2) {
  476. case 2: /* CP_INTREG */
  477. s->intreg_state &= ~(value & ICP_INTREG_CARDIN);
  478. qemu_set_irq(s->mmc_irq, !!(s->intreg_state & ICP_INTREG_CARDIN));
  479. break;
  480. case 1: /* CP_FLASHPROG */
  481. case 3: /* CP_DECODE */
  482. /* Nothing interesting implemented yet. */
  483. break;
  484. default:
  485. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIX "\n",
  486. __func__, offset);
  487. }
  488. }
  489. static const MemoryRegionOps icp_control_ops = {
  490. .read = icp_control_read,
  491. .write = icp_control_write,
  492. .endianness = DEVICE_NATIVE_ENDIAN,
  493. };
  494. static void icp_control_mmc_wprot(void *opaque, int line, int level)
  495. {
  496. ICPCtrlRegsState *s = opaque;
  497. s->intreg_state &= ~ICP_INTREG_WPROT;
  498. if (level) {
  499. s->intreg_state |= ICP_INTREG_WPROT;
  500. }
  501. }
  502. static void icp_control_mmc_cardin(void *opaque, int line, int level)
  503. {
  504. ICPCtrlRegsState *s = opaque;
  505. /* line is released by writing to CP_INTREG */
  506. if (level) {
  507. s->intreg_state |= ICP_INTREG_CARDIN;
  508. qemu_set_irq(s->mmc_irq, 1);
  509. }
  510. }
  511. static void icp_control_init(Object *obj)
  512. {
  513. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  514. ICPCtrlRegsState *s = ICP_CONTROL_REGS(obj);
  515. DeviceState *dev = DEVICE(obj);
  516. memory_region_init_io(&s->iomem, OBJECT(s), &icp_control_ops, s,
  517. "icp_ctrl_regs", 0x00800000);
  518. sysbus_init_mmio(sbd, &s->iomem);
  519. qdev_init_gpio_in_named(dev, icp_control_mmc_wprot, ICP_GPIO_MMC_WPROT, 1);
  520. qdev_init_gpio_in_named(dev, icp_control_mmc_cardin,
  521. ICP_GPIO_MMC_CARDIN, 1);
  522. sysbus_init_irq(sbd, &s->mmc_irq);
  523. }
  524. /* Board init. */
  525. static struct arm_boot_info integrator_binfo = {
  526. .loader_start = 0x0,
  527. .board_id = 0x113,
  528. };
  529. static void integratorcp_init(MachineState *machine)
  530. {
  531. ram_addr_t ram_size = machine->ram_size;
  532. Object *cpuobj;
  533. ARMCPU *cpu;
  534. MemoryRegion *address_space_mem = get_system_memory();
  535. MemoryRegion *ram_alias = g_new(MemoryRegion, 1);
  536. qemu_irq pic[32];
  537. DeviceState *dev, *sic, *icp;
  538. int i;
  539. cpuobj = object_new(machine->cpu_type);
  540. /* By default ARM1176 CPUs have EL3 enabled. This board does not
  541. * currently support EL3 so the CPU EL3 property is disabled before
  542. * realization.
  543. */
  544. if (object_property_find(cpuobj, "has_el3", NULL)) {
  545. object_property_set_bool(cpuobj, "has_el3", false, &error_fatal);
  546. }
  547. qdev_realize(DEVICE(cpuobj), NULL, &error_fatal);
  548. cpu = ARM_CPU(cpuobj);
  549. /* ??? On a real system the first 1Mb is mapped as SSRAM or boot flash. */
  550. /* ??? RAM should repeat to fill physical memory space. */
  551. /* SDRAM at address zero*/
  552. memory_region_add_subregion(address_space_mem, 0, machine->ram);
  553. /* And again at address 0x80000000 */
  554. memory_region_init_alias(ram_alias, NULL, "ram.alias", machine->ram,
  555. 0, ram_size);
  556. memory_region_add_subregion(address_space_mem, 0x80000000, ram_alias);
  557. dev = qdev_new(TYPE_INTEGRATOR_CM);
  558. qdev_prop_set_uint32(dev, "memsz", ram_size >> 20);
  559. sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
  560. sysbus_mmio_map((SysBusDevice *)dev, 0, 0x10000000);
  561. dev = sysbus_create_varargs(TYPE_INTEGRATOR_PIC, 0x14000000,
  562. qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ),
  563. qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_FIQ),
  564. NULL);
  565. for (i = 0; i < 32; i++) {
  566. pic[i] = qdev_get_gpio_in(dev, i);
  567. }
  568. sic = sysbus_create_simple(TYPE_INTEGRATOR_PIC, 0xca000000, pic[26]);
  569. sysbus_create_varargs("integrator_pit", 0x13000000,
  570. pic[5], pic[6], pic[7], NULL);
  571. sysbus_create_simple("pl031", 0x15000000, pic[8]);
  572. pl011_create(0x16000000, pic[1], serial_hd(0));
  573. pl011_create(0x17000000, pic[2], serial_hd(1));
  574. icp = sysbus_create_simple(TYPE_ICP_CONTROL_REGS, 0xcb000000,
  575. qdev_get_gpio_in(sic, 3));
  576. sysbus_create_simple("pl050_keyboard", 0x18000000, pic[3]);
  577. sysbus_create_simple("pl050_mouse", 0x19000000, pic[4]);
  578. sysbus_create_simple(TYPE_INTEGRATOR_DEBUG, 0x1a000000, 0);
  579. dev = sysbus_create_varargs("pl181", 0x1c000000, pic[23], pic[24], NULL);
  580. qdev_connect_gpio_out(dev, 0,
  581. qdev_get_gpio_in_named(icp, ICP_GPIO_MMC_WPROT, 0));
  582. qdev_connect_gpio_out(dev, 1,
  583. qdev_get_gpio_in_named(icp, ICP_GPIO_MMC_CARDIN, 0));
  584. sysbus_create_varargs("pl041", 0x1d000000, pic[25], NULL);
  585. if (nd_table[0].used)
  586. smc91c111_init(&nd_table[0], 0xc8000000, pic[27]);
  587. sysbus_create_simple("pl110", 0xc0000000, pic[22]);
  588. integrator_binfo.ram_size = ram_size;
  589. arm_load_kernel(cpu, machine, &integrator_binfo);
  590. }
  591. static void integratorcp_machine_init(MachineClass *mc)
  592. {
  593. mc->desc = "ARM Integrator/CP (ARM926EJ-S)";
  594. mc->init = integratorcp_init;
  595. mc->ignore_memory_transaction_failures = true;
  596. mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm926");
  597. mc->default_ram_id = "integrator.ram";
  598. }
  599. DEFINE_MACHINE("integratorcp", integratorcp_machine_init)
  600. static Property core_properties[] = {
  601. DEFINE_PROP_UINT32("memsz", IntegratorCMState, memsz, 0),
  602. DEFINE_PROP_END_OF_LIST(),
  603. };
  604. static void core_class_init(ObjectClass *klass, void *data)
  605. {
  606. DeviceClass *dc = DEVICE_CLASS(klass);
  607. device_class_set_props(dc, core_properties);
  608. dc->realize = integratorcm_realize;
  609. dc->vmsd = &vmstate_integratorcm;
  610. }
  611. static void icp_pic_class_init(ObjectClass *klass, void *data)
  612. {
  613. DeviceClass *dc = DEVICE_CLASS(klass);
  614. dc->vmsd = &vmstate_icp_pic;
  615. }
  616. static void icp_control_class_init(ObjectClass *klass, void *data)
  617. {
  618. DeviceClass *dc = DEVICE_CLASS(klass);
  619. dc->vmsd = &vmstate_icp_control;
  620. }
  621. static const TypeInfo core_info = {
  622. .name = TYPE_INTEGRATOR_CM,
  623. .parent = TYPE_SYS_BUS_DEVICE,
  624. .instance_size = sizeof(IntegratorCMState),
  625. .instance_init = integratorcm_init,
  626. .class_init = core_class_init,
  627. };
  628. static const TypeInfo icp_pic_info = {
  629. .name = TYPE_INTEGRATOR_PIC,
  630. .parent = TYPE_SYS_BUS_DEVICE,
  631. .instance_size = sizeof(icp_pic_state),
  632. .instance_init = icp_pic_init,
  633. .class_init = icp_pic_class_init,
  634. };
  635. static const TypeInfo icp_ctrl_regs_info = {
  636. .name = TYPE_ICP_CONTROL_REGS,
  637. .parent = TYPE_SYS_BUS_DEVICE,
  638. .instance_size = sizeof(ICPCtrlRegsState),
  639. .instance_init = icp_control_init,
  640. .class_init = icp_control_class_init,
  641. };
  642. static void integratorcp_register_types(void)
  643. {
  644. type_register_static(&icp_pic_info);
  645. type_register_static(&core_info);
  646. type_register_static(&icp_ctrl_regs_info);
  647. }
  648. type_init(integratorcp_register_types)