fsl-imx7.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585
  1. /*
  2. * Copyright (c) 2018, Impinj, Inc.
  3. *
  4. * i.MX7 SoC definitions
  5. *
  6. * Author: Andrey Smirnov <andrew.smirnov@gmail.com>
  7. *
  8. * Based on hw/arm/fsl-imx6.c
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. */
  20. #include "qemu/osdep.h"
  21. #include "qapi/error.h"
  22. #include "hw/arm/fsl-imx7.h"
  23. #include "hw/misc/unimp.h"
  24. #include "hw/boards.h"
  25. #include "sysemu/sysemu.h"
  26. #include "qemu/error-report.h"
  27. #include "qemu/module.h"
  28. #define NAME_SIZE 20
  29. static void fsl_imx7_init(Object *obj)
  30. {
  31. MachineState *ms = MACHINE(qdev_get_machine());
  32. FslIMX7State *s = FSL_IMX7(obj);
  33. char name[NAME_SIZE];
  34. int i;
  35. for (i = 0; i < MIN(ms->smp.cpus, FSL_IMX7_NUM_CPUS); i++) {
  36. snprintf(name, NAME_SIZE, "cpu%d", i);
  37. object_initialize_child(obj, name, &s->cpu[i],
  38. ARM_CPU_TYPE_NAME("cortex-a7"));
  39. }
  40. /*
  41. * A7MPCORE
  42. */
  43. object_initialize_child(obj, "a7mpcore", &s->a7mpcore,
  44. TYPE_A15MPCORE_PRIV);
  45. /*
  46. * GPIOs 1 to 7
  47. */
  48. for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) {
  49. snprintf(name, NAME_SIZE, "gpio%d", i);
  50. object_initialize_child(obj, name, &s->gpio[i], TYPE_IMX_GPIO);
  51. }
  52. /*
  53. * GPT1, 2, 3, 4
  54. */
  55. for (i = 0; i < FSL_IMX7_NUM_GPTS; i++) {
  56. snprintf(name, NAME_SIZE, "gpt%d", i);
  57. object_initialize_child(obj, name, &s->gpt[i], TYPE_IMX7_GPT);
  58. }
  59. /*
  60. * CCM
  61. */
  62. object_initialize_child(obj, "ccm", &s->ccm, TYPE_IMX7_CCM);
  63. /*
  64. * Analog
  65. */
  66. object_initialize_child(obj, "analog", &s->analog, TYPE_IMX7_ANALOG);
  67. /*
  68. * GPCv2
  69. */
  70. object_initialize_child(obj, "gpcv2", &s->gpcv2, TYPE_IMX_GPCV2);
  71. for (i = 0; i < FSL_IMX7_NUM_ECSPIS; i++) {
  72. snprintf(name, NAME_SIZE, "spi%d", i + 1);
  73. object_initialize_child(obj, name, &s->spi[i], TYPE_IMX_SPI);
  74. }
  75. for (i = 0; i < FSL_IMX7_NUM_I2CS; i++) {
  76. snprintf(name, NAME_SIZE, "i2c%d", i + 1);
  77. object_initialize_child(obj, name, &s->i2c[i], TYPE_IMX_I2C);
  78. }
  79. /*
  80. * UART
  81. */
  82. for (i = 0; i < FSL_IMX7_NUM_UARTS; i++) {
  83. snprintf(name, NAME_SIZE, "uart%d", i);
  84. object_initialize_child(obj, name, &s->uart[i], TYPE_IMX_SERIAL);
  85. }
  86. /*
  87. * Ethernet
  88. */
  89. for (i = 0; i < FSL_IMX7_NUM_ETHS; i++) {
  90. snprintf(name, NAME_SIZE, "eth%d", i);
  91. object_initialize_child(obj, name, &s->eth[i], TYPE_IMX_ENET);
  92. }
  93. /*
  94. * SDHCI
  95. */
  96. for (i = 0; i < FSL_IMX7_NUM_USDHCS; i++) {
  97. snprintf(name, NAME_SIZE, "usdhc%d", i);
  98. object_initialize_child(obj, name, &s->usdhc[i], TYPE_IMX_USDHC);
  99. }
  100. /*
  101. * SNVS
  102. */
  103. object_initialize_child(obj, "snvs", &s->snvs, TYPE_IMX7_SNVS);
  104. /*
  105. * Watchdog
  106. */
  107. for (i = 0; i < FSL_IMX7_NUM_WDTS; i++) {
  108. snprintf(name, NAME_SIZE, "wdt%d", i);
  109. object_initialize_child(obj, name, &s->wdt[i], TYPE_IMX2_WDT);
  110. }
  111. /*
  112. * GPR
  113. */
  114. object_initialize_child(obj, "gpr", &s->gpr, TYPE_IMX7_GPR);
  115. object_initialize_child(obj, "pcie", &s->pcie, TYPE_DESIGNWARE_PCIE_HOST);
  116. for (i = 0; i < FSL_IMX7_NUM_USBS; i++) {
  117. snprintf(name, NAME_SIZE, "usb%d", i);
  118. object_initialize_child(obj, name, &s->usb[i], TYPE_CHIPIDEA);
  119. }
  120. }
  121. static void fsl_imx7_realize(DeviceState *dev, Error **errp)
  122. {
  123. MachineState *ms = MACHINE(qdev_get_machine());
  124. FslIMX7State *s = FSL_IMX7(dev);
  125. Object *o;
  126. int i;
  127. qemu_irq irq;
  128. char name[NAME_SIZE];
  129. unsigned int smp_cpus = ms->smp.cpus;
  130. if (smp_cpus > FSL_IMX7_NUM_CPUS) {
  131. error_setg(errp, "%s: Only %d CPUs are supported (%d requested)",
  132. TYPE_FSL_IMX7, FSL_IMX7_NUM_CPUS, smp_cpus);
  133. return;
  134. }
  135. for (i = 0; i < smp_cpus; i++) {
  136. o = OBJECT(&s->cpu[i]);
  137. object_property_set_int(o, "psci-conduit", QEMU_PSCI_CONDUIT_SMC,
  138. &error_abort);
  139. /* On uniprocessor, the CBAR is set to 0 */
  140. if (smp_cpus > 1) {
  141. object_property_set_int(o, "reset-cbar", FSL_IMX7_A7MPCORE_ADDR,
  142. &error_abort);
  143. }
  144. if (i) {
  145. /* Secondary CPUs start in PSCI powered-down state */
  146. object_property_set_bool(o, "start-powered-off", true,
  147. &error_abort);
  148. }
  149. qdev_realize(DEVICE(o), NULL, &error_abort);
  150. }
  151. /*
  152. * A7MPCORE
  153. */
  154. object_property_set_int(OBJECT(&s->a7mpcore), "num-cpu", smp_cpus,
  155. &error_abort);
  156. object_property_set_int(OBJECT(&s->a7mpcore), "num-irq",
  157. FSL_IMX7_MAX_IRQ + GIC_INTERNAL, &error_abort);
  158. sysbus_realize(SYS_BUS_DEVICE(&s->a7mpcore), &error_abort);
  159. sysbus_mmio_map(SYS_BUS_DEVICE(&s->a7mpcore), 0, FSL_IMX7_A7MPCORE_ADDR);
  160. for (i = 0; i < smp_cpus; i++) {
  161. SysBusDevice *sbd = SYS_BUS_DEVICE(&s->a7mpcore);
  162. DeviceState *d = DEVICE(qemu_get_cpu(i));
  163. irq = qdev_get_gpio_in(d, ARM_CPU_IRQ);
  164. sysbus_connect_irq(sbd, i, irq);
  165. irq = qdev_get_gpio_in(d, ARM_CPU_FIQ);
  166. sysbus_connect_irq(sbd, i + smp_cpus, irq);
  167. irq = qdev_get_gpio_in(d, ARM_CPU_VIRQ);
  168. sysbus_connect_irq(sbd, i + 2 * smp_cpus, irq);
  169. irq = qdev_get_gpio_in(d, ARM_CPU_VFIQ);
  170. sysbus_connect_irq(sbd, i + 3 * smp_cpus, irq);
  171. }
  172. /*
  173. * A7MPCORE DAP
  174. */
  175. create_unimplemented_device("a7mpcore-dap", FSL_IMX7_A7MPCORE_DAP_ADDR,
  176. 0x100000);
  177. /*
  178. * GPT1, 2, 3, 4
  179. */
  180. for (i = 0; i < FSL_IMX7_NUM_GPTS; i++) {
  181. static const hwaddr FSL_IMX7_GPTn_ADDR[FSL_IMX7_NUM_GPTS] = {
  182. FSL_IMX7_GPT1_ADDR,
  183. FSL_IMX7_GPT2_ADDR,
  184. FSL_IMX7_GPT3_ADDR,
  185. FSL_IMX7_GPT4_ADDR,
  186. };
  187. s->gpt[i].ccm = IMX_CCM(&s->ccm);
  188. sysbus_realize(SYS_BUS_DEVICE(&s->gpt[i]), &error_abort);
  189. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpt[i]), 0, FSL_IMX7_GPTn_ADDR[i]);
  190. }
  191. for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) {
  192. static const hwaddr FSL_IMX7_GPIOn_ADDR[FSL_IMX7_NUM_GPIOS] = {
  193. FSL_IMX7_GPIO1_ADDR,
  194. FSL_IMX7_GPIO2_ADDR,
  195. FSL_IMX7_GPIO3_ADDR,
  196. FSL_IMX7_GPIO4_ADDR,
  197. FSL_IMX7_GPIO5_ADDR,
  198. FSL_IMX7_GPIO6_ADDR,
  199. FSL_IMX7_GPIO7_ADDR,
  200. };
  201. sysbus_realize(SYS_BUS_DEVICE(&s->gpio[i]), &error_abort);
  202. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0, FSL_IMX7_GPIOn_ADDR[i]);
  203. }
  204. /*
  205. * IOMUXC and IOMUXC_LPSR
  206. */
  207. for (i = 0; i < FSL_IMX7_NUM_IOMUXCS; i++) {
  208. static const hwaddr FSL_IMX7_IOMUXCn_ADDR[FSL_IMX7_NUM_IOMUXCS] = {
  209. FSL_IMX7_IOMUXC_ADDR,
  210. FSL_IMX7_IOMUXC_LPSR_ADDR,
  211. };
  212. snprintf(name, NAME_SIZE, "iomuxc%d", i);
  213. create_unimplemented_device(name, FSL_IMX7_IOMUXCn_ADDR[i],
  214. FSL_IMX7_IOMUXCn_SIZE);
  215. }
  216. /*
  217. * CCM
  218. */
  219. sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_abort);
  220. sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, FSL_IMX7_CCM_ADDR);
  221. /*
  222. * Analog
  223. */
  224. sysbus_realize(SYS_BUS_DEVICE(&s->analog), &error_abort);
  225. sysbus_mmio_map(SYS_BUS_DEVICE(&s->analog), 0, FSL_IMX7_ANALOG_ADDR);
  226. /*
  227. * GPCv2
  228. */
  229. sysbus_realize(SYS_BUS_DEVICE(&s->gpcv2), &error_abort);
  230. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpcv2), 0, FSL_IMX7_GPC_ADDR);
  231. /* Initialize all ECSPI */
  232. for (i = 0; i < FSL_IMX7_NUM_ECSPIS; i++) {
  233. static const hwaddr FSL_IMX7_SPIn_ADDR[FSL_IMX7_NUM_ECSPIS] = {
  234. FSL_IMX7_ECSPI1_ADDR,
  235. FSL_IMX7_ECSPI2_ADDR,
  236. FSL_IMX7_ECSPI3_ADDR,
  237. FSL_IMX7_ECSPI4_ADDR,
  238. };
  239. static const int FSL_IMX7_SPIn_IRQ[FSL_IMX7_NUM_ECSPIS] = {
  240. FSL_IMX7_ECSPI1_IRQ,
  241. FSL_IMX7_ECSPI2_IRQ,
  242. FSL_IMX7_ECSPI3_IRQ,
  243. FSL_IMX7_ECSPI4_IRQ,
  244. };
  245. /* Initialize the SPI */
  246. sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), &error_abort);
  247. sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0,
  248. FSL_IMX7_SPIn_ADDR[i]);
  249. sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0,
  250. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  251. FSL_IMX7_SPIn_IRQ[i]));
  252. }
  253. for (i = 0; i < FSL_IMX7_NUM_I2CS; i++) {
  254. static const hwaddr FSL_IMX7_I2Cn_ADDR[FSL_IMX7_NUM_I2CS] = {
  255. FSL_IMX7_I2C1_ADDR,
  256. FSL_IMX7_I2C2_ADDR,
  257. FSL_IMX7_I2C3_ADDR,
  258. FSL_IMX7_I2C4_ADDR,
  259. };
  260. static const int FSL_IMX7_I2Cn_IRQ[FSL_IMX7_NUM_I2CS] = {
  261. FSL_IMX7_I2C1_IRQ,
  262. FSL_IMX7_I2C2_IRQ,
  263. FSL_IMX7_I2C3_IRQ,
  264. FSL_IMX7_I2C4_IRQ,
  265. };
  266. sysbus_realize(SYS_BUS_DEVICE(&s->i2c[i]), &error_abort);
  267. sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c[i]), 0, FSL_IMX7_I2Cn_ADDR[i]);
  268. sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c[i]), 0,
  269. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  270. FSL_IMX7_I2Cn_IRQ[i]));
  271. }
  272. /*
  273. * UART
  274. */
  275. for (i = 0; i < FSL_IMX7_NUM_UARTS; i++) {
  276. static const hwaddr FSL_IMX7_UARTn_ADDR[FSL_IMX7_NUM_UARTS] = {
  277. FSL_IMX7_UART1_ADDR,
  278. FSL_IMX7_UART2_ADDR,
  279. FSL_IMX7_UART3_ADDR,
  280. FSL_IMX7_UART4_ADDR,
  281. FSL_IMX7_UART5_ADDR,
  282. FSL_IMX7_UART6_ADDR,
  283. FSL_IMX7_UART7_ADDR,
  284. };
  285. static const int FSL_IMX7_UARTn_IRQ[FSL_IMX7_NUM_UARTS] = {
  286. FSL_IMX7_UART1_IRQ,
  287. FSL_IMX7_UART2_IRQ,
  288. FSL_IMX7_UART3_IRQ,
  289. FSL_IMX7_UART4_IRQ,
  290. FSL_IMX7_UART5_IRQ,
  291. FSL_IMX7_UART6_IRQ,
  292. FSL_IMX7_UART7_IRQ,
  293. };
  294. qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i));
  295. sysbus_realize(SYS_BUS_DEVICE(&s->uart[i]), &error_abort);
  296. sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, FSL_IMX7_UARTn_ADDR[i]);
  297. irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_UARTn_IRQ[i]);
  298. sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0, irq);
  299. }
  300. /*
  301. * Ethernet
  302. */
  303. for (i = 0; i < FSL_IMX7_NUM_ETHS; i++) {
  304. static const hwaddr FSL_IMX7_ENETn_ADDR[FSL_IMX7_NUM_ETHS] = {
  305. FSL_IMX7_ENET1_ADDR,
  306. FSL_IMX7_ENET2_ADDR,
  307. };
  308. object_property_set_uint(OBJECT(&s->eth[i]), "phy-num",
  309. s->phy_num[i], &error_abort);
  310. object_property_set_uint(OBJECT(&s->eth[i]), "tx-ring-num",
  311. FSL_IMX7_ETH_NUM_TX_RINGS, &error_abort);
  312. qdev_set_nic_properties(DEVICE(&s->eth[i]), &nd_table[i]);
  313. sysbus_realize(SYS_BUS_DEVICE(&s->eth[i]), &error_abort);
  314. sysbus_mmio_map(SYS_BUS_DEVICE(&s->eth[i]), 0, FSL_IMX7_ENETn_ADDR[i]);
  315. irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_ENET_IRQ(i, 0));
  316. sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth[i]), 0, irq);
  317. irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_ENET_IRQ(i, 3));
  318. sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth[i]), 1, irq);
  319. }
  320. /*
  321. * USDHC
  322. */
  323. for (i = 0; i < FSL_IMX7_NUM_USDHCS; i++) {
  324. static const hwaddr FSL_IMX7_USDHCn_ADDR[FSL_IMX7_NUM_USDHCS] = {
  325. FSL_IMX7_USDHC1_ADDR,
  326. FSL_IMX7_USDHC2_ADDR,
  327. FSL_IMX7_USDHC3_ADDR,
  328. };
  329. static const int FSL_IMX7_USDHCn_IRQ[FSL_IMX7_NUM_USDHCS] = {
  330. FSL_IMX7_USDHC1_IRQ,
  331. FSL_IMX7_USDHC2_IRQ,
  332. FSL_IMX7_USDHC3_IRQ,
  333. };
  334. object_property_set_uint(OBJECT(&s->usdhc[i]), "vendor",
  335. SDHCI_VENDOR_IMX, &error_abort);
  336. sysbus_realize(SYS_BUS_DEVICE(&s->usdhc[i]), &error_abort);
  337. sysbus_mmio_map(SYS_BUS_DEVICE(&s->usdhc[i]), 0,
  338. FSL_IMX7_USDHCn_ADDR[i]);
  339. irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_USDHCn_IRQ[i]);
  340. sysbus_connect_irq(SYS_BUS_DEVICE(&s->usdhc[i]), 0, irq);
  341. }
  342. /*
  343. * SNVS
  344. */
  345. sysbus_realize(SYS_BUS_DEVICE(&s->snvs), &error_abort);
  346. sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX7_SNVS_ADDR);
  347. /*
  348. * SRC
  349. */
  350. create_unimplemented_device("src", FSL_IMX7_SRC_ADDR, FSL_IMX7_SRC_SIZE);
  351. /*
  352. * Watchdog
  353. */
  354. for (i = 0; i < FSL_IMX7_NUM_WDTS; i++) {
  355. static const hwaddr FSL_IMX7_WDOGn_ADDR[FSL_IMX7_NUM_WDTS] = {
  356. FSL_IMX7_WDOG1_ADDR,
  357. FSL_IMX7_WDOG2_ADDR,
  358. FSL_IMX7_WDOG3_ADDR,
  359. FSL_IMX7_WDOG4_ADDR,
  360. };
  361. static const int FSL_IMX7_WDOGn_IRQ[FSL_IMX7_NUM_WDTS] = {
  362. FSL_IMX7_WDOG1_IRQ,
  363. FSL_IMX7_WDOG2_IRQ,
  364. FSL_IMX7_WDOG3_IRQ,
  365. FSL_IMX7_WDOG4_IRQ,
  366. };
  367. object_property_set_bool(OBJECT(&s->wdt[i]), "pretimeout-support",
  368. true, &error_abort);
  369. sysbus_realize(SYS_BUS_DEVICE(&s->wdt[i]), &error_abort);
  370. sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0, FSL_IMX7_WDOGn_ADDR[i]);
  371. sysbus_connect_irq(SYS_BUS_DEVICE(&s->wdt[i]), 0,
  372. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  373. FSL_IMX7_WDOGn_IRQ[i]));
  374. }
  375. /*
  376. * SDMA
  377. */
  378. create_unimplemented_device("sdma", FSL_IMX7_SDMA_ADDR, FSL_IMX7_SDMA_SIZE);
  379. /*
  380. * CAAM
  381. */
  382. create_unimplemented_device("caam", FSL_IMX7_CAAM_ADDR, FSL_IMX7_CAAM_SIZE);
  383. /*
  384. * PWM
  385. */
  386. create_unimplemented_device("pwm1", FSL_IMX7_PWM1_ADDR, FSL_IMX7_PWMn_SIZE);
  387. create_unimplemented_device("pwm2", FSL_IMX7_PWM2_ADDR, FSL_IMX7_PWMn_SIZE);
  388. create_unimplemented_device("pwm3", FSL_IMX7_PWM3_ADDR, FSL_IMX7_PWMn_SIZE);
  389. create_unimplemented_device("pwm4", FSL_IMX7_PWM4_ADDR, FSL_IMX7_PWMn_SIZE);
  390. /*
  391. * CAN
  392. */
  393. create_unimplemented_device("can1", FSL_IMX7_CAN1_ADDR, FSL_IMX7_CANn_SIZE);
  394. create_unimplemented_device("can2", FSL_IMX7_CAN2_ADDR, FSL_IMX7_CANn_SIZE);
  395. /*
  396. * OCOTP
  397. */
  398. create_unimplemented_device("ocotp", FSL_IMX7_OCOTP_ADDR,
  399. FSL_IMX7_OCOTP_SIZE);
  400. sysbus_realize(SYS_BUS_DEVICE(&s->gpr), &error_abort);
  401. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpr), 0, FSL_IMX7_GPR_ADDR);
  402. sysbus_realize(SYS_BUS_DEVICE(&s->pcie), &error_abort);
  403. sysbus_mmio_map(SYS_BUS_DEVICE(&s->pcie), 0, FSL_IMX7_PCIE_REG_ADDR);
  404. irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTA_IRQ);
  405. sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 0, irq);
  406. irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTB_IRQ);
  407. sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 1, irq);
  408. irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTC_IRQ);
  409. sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 2, irq);
  410. irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_PCI_INTD_IRQ);
  411. sysbus_connect_irq(SYS_BUS_DEVICE(&s->pcie), 3, irq);
  412. for (i = 0; i < FSL_IMX7_NUM_USBS; i++) {
  413. static const hwaddr FSL_IMX7_USBMISCn_ADDR[FSL_IMX7_NUM_USBS] = {
  414. FSL_IMX7_USBMISC1_ADDR,
  415. FSL_IMX7_USBMISC2_ADDR,
  416. FSL_IMX7_USBMISC3_ADDR,
  417. };
  418. static const hwaddr FSL_IMX7_USBn_ADDR[FSL_IMX7_NUM_USBS] = {
  419. FSL_IMX7_USB1_ADDR,
  420. FSL_IMX7_USB2_ADDR,
  421. FSL_IMX7_USB3_ADDR,
  422. };
  423. static const int FSL_IMX7_USBn_IRQ[FSL_IMX7_NUM_USBS] = {
  424. FSL_IMX7_USB1_IRQ,
  425. FSL_IMX7_USB2_IRQ,
  426. FSL_IMX7_USB3_IRQ,
  427. };
  428. sysbus_realize(SYS_BUS_DEVICE(&s->usb[i]), &error_abort);
  429. sysbus_mmio_map(SYS_BUS_DEVICE(&s->usb[i]), 0,
  430. FSL_IMX7_USBn_ADDR[i]);
  431. irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), FSL_IMX7_USBn_IRQ[i]);
  432. sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i]), 0, irq);
  433. snprintf(name, NAME_SIZE, "usbmisc%d", i);
  434. create_unimplemented_device(name, FSL_IMX7_USBMISCn_ADDR[i],
  435. FSL_IMX7_USBMISCn_SIZE);
  436. }
  437. /*
  438. * ADCs
  439. */
  440. for (i = 0; i < FSL_IMX7_NUM_ADCS; i++) {
  441. static const hwaddr FSL_IMX7_ADCn_ADDR[FSL_IMX7_NUM_ADCS] = {
  442. FSL_IMX7_ADC1_ADDR,
  443. FSL_IMX7_ADC2_ADDR,
  444. };
  445. snprintf(name, NAME_SIZE, "adc%d", i);
  446. create_unimplemented_device(name, FSL_IMX7_ADCn_ADDR[i],
  447. FSL_IMX7_ADCn_SIZE);
  448. }
  449. /*
  450. * LCD
  451. */
  452. create_unimplemented_device("lcdif", FSL_IMX7_LCDIF_ADDR,
  453. FSL_IMX7_LCDIF_SIZE);
  454. /*
  455. * DMA APBH
  456. */
  457. create_unimplemented_device("dma-apbh", FSL_IMX7_DMA_APBH_ADDR,
  458. FSL_IMX7_DMA_APBH_SIZE);
  459. /*
  460. * PCIe PHY
  461. */
  462. create_unimplemented_device("pcie-phy", FSL_IMX7_PCIE_PHY_ADDR,
  463. FSL_IMX7_PCIE_PHY_SIZE);
  464. }
  465. static Property fsl_imx7_properties[] = {
  466. DEFINE_PROP_UINT32("fec1-phy-num", FslIMX7State, phy_num[0], 0),
  467. DEFINE_PROP_UINT32("fec2-phy-num", FslIMX7State, phy_num[1], 1),
  468. DEFINE_PROP_END_OF_LIST(),
  469. };
  470. static void fsl_imx7_class_init(ObjectClass *oc, void *data)
  471. {
  472. DeviceClass *dc = DEVICE_CLASS(oc);
  473. device_class_set_props(dc, fsl_imx7_properties);
  474. dc->realize = fsl_imx7_realize;
  475. /* Reason: Uses serial_hds and nd_table in realize() directly */
  476. dc->user_creatable = false;
  477. dc->desc = "i.MX7 SOC";
  478. }
  479. static const TypeInfo fsl_imx7_type_info = {
  480. .name = TYPE_FSL_IMX7,
  481. .parent = TYPE_DEVICE,
  482. .instance_size = sizeof(FslIMX7State),
  483. .instance_init = fsl_imx7_init,
  484. .class_init = fsl_imx7_class_init,
  485. };
  486. static void fsl_imx7_register_types(void)
  487. {
  488. type_register_static(&fsl_imx7_type_info);
  489. }
  490. type_init(fsl_imx7_register_types)