2
0

fsl-imx6ul.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639
  1. /*
  2. * Copyright (c) 2018 Jean-Christophe Dubois <jcd@tribudubois.net>
  3. *
  4. * i.MX6UL SOC emulation.
  5. *
  6. * Based on hw/arm/fsl-imx7.c
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include "qemu/osdep.h"
  19. #include "qapi/error.h"
  20. #include "hw/arm/fsl-imx6ul.h"
  21. #include "hw/misc/unimp.h"
  22. #include "hw/usb/imx-usb-phy.h"
  23. #include "hw/boards.h"
  24. #include "sysemu/sysemu.h"
  25. #include "qemu/error-report.h"
  26. #include "qemu/module.h"
  27. #define NAME_SIZE 20
  28. static void fsl_imx6ul_init(Object *obj)
  29. {
  30. FslIMX6ULState *s = FSL_IMX6UL(obj);
  31. char name[NAME_SIZE];
  32. int i;
  33. object_initialize_child(obj, "cpu0", &s->cpu,
  34. ARM_CPU_TYPE_NAME("cortex-a7"));
  35. /*
  36. * A7MPCORE
  37. */
  38. object_initialize_child(obj, "a7mpcore", &s->a7mpcore,
  39. TYPE_A15MPCORE_PRIV);
  40. /*
  41. * CCM
  42. */
  43. object_initialize_child(obj, "ccm", &s->ccm, TYPE_IMX6UL_CCM);
  44. /*
  45. * SRC
  46. */
  47. object_initialize_child(obj, "src", &s->src, TYPE_IMX6_SRC);
  48. /*
  49. * GPCv2
  50. */
  51. object_initialize_child(obj, "gpcv2", &s->gpcv2, TYPE_IMX_GPCV2);
  52. /*
  53. * SNVS
  54. */
  55. object_initialize_child(obj, "snvs", &s->snvs, TYPE_IMX7_SNVS);
  56. /*
  57. * GPR
  58. */
  59. object_initialize_child(obj, "gpr", &s->gpr, TYPE_IMX7_GPR);
  60. /*
  61. * GPIOs 1 to 5
  62. */
  63. for (i = 0; i < FSL_IMX6UL_NUM_GPIOS; i++) {
  64. snprintf(name, NAME_SIZE, "gpio%d", i);
  65. object_initialize_child(obj, name, &s->gpio[i], TYPE_IMX_GPIO);
  66. }
  67. /*
  68. * GPT 1, 2
  69. */
  70. for (i = 0; i < FSL_IMX6UL_NUM_GPTS; i++) {
  71. snprintf(name, NAME_SIZE, "gpt%d", i);
  72. object_initialize_child(obj, name, &s->gpt[i], TYPE_IMX7_GPT);
  73. }
  74. /*
  75. * EPIT 1, 2
  76. */
  77. for (i = 0; i < FSL_IMX6UL_NUM_EPITS; i++) {
  78. snprintf(name, NAME_SIZE, "epit%d", i + 1);
  79. object_initialize_child(obj, name, &s->epit[i], TYPE_IMX_EPIT);
  80. }
  81. /*
  82. * eCSPI
  83. */
  84. for (i = 0; i < FSL_IMX6UL_NUM_ECSPIS; i++) {
  85. snprintf(name, NAME_SIZE, "spi%d", i + 1);
  86. object_initialize_child(obj, name, &s->spi[i], TYPE_IMX_SPI);
  87. }
  88. /*
  89. * I2C
  90. */
  91. for (i = 0; i < FSL_IMX6UL_NUM_I2CS; i++) {
  92. snprintf(name, NAME_SIZE, "i2c%d", i + 1);
  93. object_initialize_child(obj, name, &s->i2c[i], TYPE_IMX_I2C);
  94. }
  95. /*
  96. * UART
  97. */
  98. for (i = 0; i < FSL_IMX6UL_NUM_UARTS; i++) {
  99. snprintf(name, NAME_SIZE, "uart%d", i);
  100. object_initialize_child(obj, name, &s->uart[i], TYPE_IMX_SERIAL);
  101. }
  102. /*
  103. * Ethernet
  104. */
  105. for (i = 0; i < FSL_IMX6UL_NUM_ETHS; i++) {
  106. snprintf(name, NAME_SIZE, "eth%d", i);
  107. object_initialize_child(obj, name, &s->eth[i], TYPE_IMX_ENET);
  108. }
  109. /* USB */
  110. for (i = 0; i < FSL_IMX6UL_NUM_USB_PHYS; i++) {
  111. snprintf(name, NAME_SIZE, "usbphy%d", i);
  112. object_initialize_child(obj, name, &s->usbphy[i], TYPE_IMX_USBPHY);
  113. }
  114. for (i = 0; i < FSL_IMX6UL_NUM_USBS; i++) {
  115. snprintf(name, NAME_SIZE, "usb%d", i);
  116. object_initialize_child(obj, name, &s->usb[i], TYPE_CHIPIDEA);
  117. }
  118. /*
  119. * SDHCI
  120. */
  121. for (i = 0; i < FSL_IMX6UL_NUM_USDHCS; i++) {
  122. snprintf(name, NAME_SIZE, "usdhc%d", i);
  123. object_initialize_child(obj, name, &s->usdhc[i], TYPE_IMX_USDHC);
  124. }
  125. /*
  126. * Watchdog
  127. */
  128. for (i = 0; i < FSL_IMX6UL_NUM_WDTS; i++) {
  129. snprintf(name, NAME_SIZE, "wdt%d", i);
  130. object_initialize_child(obj, name, &s->wdt[i], TYPE_IMX2_WDT);
  131. }
  132. }
  133. static void fsl_imx6ul_realize(DeviceState *dev, Error **errp)
  134. {
  135. MachineState *ms = MACHINE(qdev_get_machine());
  136. FslIMX6ULState *s = FSL_IMX6UL(dev);
  137. int i;
  138. char name[NAME_SIZE];
  139. SysBusDevice *sbd;
  140. DeviceState *d;
  141. if (ms->smp.cpus > 1) {
  142. error_setg(errp, "%s: Only a single CPU is supported (%d requested)",
  143. TYPE_FSL_IMX6UL, ms->smp.cpus);
  144. return;
  145. }
  146. object_property_set_int(OBJECT(&s->cpu), "psci-conduit",
  147. QEMU_PSCI_CONDUIT_SMC, &error_abort);
  148. qdev_realize(DEVICE(&s->cpu), NULL, &error_abort);
  149. /*
  150. * A7MPCORE
  151. */
  152. object_property_set_int(OBJECT(&s->a7mpcore), "num-cpu", 1, &error_abort);
  153. object_property_set_int(OBJECT(&s->a7mpcore), "num-irq",
  154. FSL_IMX6UL_MAX_IRQ + GIC_INTERNAL, &error_abort);
  155. sysbus_realize(SYS_BUS_DEVICE(&s->a7mpcore), &error_abort);
  156. sysbus_mmio_map(SYS_BUS_DEVICE(&s->a7mpcore), 0, FSL_IMX6UL_A7MPCORE_ADDR);
  157. sbd = SYS_BUS_DEVICE(&s->a7mpcore);
  158. d = DEVICE(&s->cpu);
  159. sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(d, ARM_CPU_IRQ));
  160. sysbus_connect_irq(sbd, 1, qdev_get_gpio_in(d, ARM_CPU_FIQ));
  161. sysbus_connect_irq(sbd, 2, qdev_get_gpio_in(d, ARM_CPU_VIRQ));
  162. sysbus_connect_irq(sbd, 3, qdev_get_gpio_in(d, ARM_CPU_VFIQ));
  163. /*
  164. * A7MPCORE DAP
  165. */
  166. create_unimplemented_device("a7mpcore-dap", FSL_IMX6UL_A7MPCORE_DAP_ADDR,
  167. 0x100000);
  168. /*
  169. * GPT 1, 2
  170. */
  171. for (i = 0; i < FSL_IMX6UL_NUM_GPTS; i++) {
  172. static const hwaddr FSL_IMX6UL_GPTn_ADDR[FSL_IMX6UL_NUM_GPTS] = {
  173. FSL_IMX6UL_GPT1_ADDR,
  174. FSL_IMX6UL_GPT2_ADDR,
  175. };
  176. static const int FSL_IMX6UL_GPTn_IRQ[FSL_IMX6UL_NUM_GPTS] = {
  177. FSL_IMX6UL_GPT1_IRQ,
  178. FSL_IMX6UL_GPT2_IRQ,
  179. };
  180. s->gpt[i].ccm = IMX_CCM(&s->ccm);
  181. sysbus_realize(SYS_BUS_DEVICE(&s->gpt[i]), &error_abort);
  182. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpt[i]), 0,
  183. FSL_IMX6UL_GPTn_ADDR[i]);
  184. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpt[i]), 0,
  185. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  186. FSL_IMX6UL_GPTn_IRQ[i]));
  187. }
  188. /*
  189. * EPIT 1, 2
  190. */
  191. for (i = 0; i < FSL_IMX6UL_NUM_EPITS; i++) {
  192. static const hwaddr FSL_IMX6UL_EPITn_ADDR[FSL_IMX6UL_NUM_EPITS] = {
  193. FSL_IMX6UL_EPIT1_ADDR,
  194. FSL_IMX6UL_EPIT2_ADDR,
  195. };
  196. static const int FSL_IMX6UL_EPITn_IRQ[FSL_IMX6UL_NUM_EPITS] = {
  197. FSL_IMX6UL_EPIT1_IRQ,
  198. FSL_IMX6UL_EPIT2_IRQ,
  199. };
  200. s->epit[i].ccm = IMX_CCM(&s->ccm);
  201. sysbus_realize(SYS_BUS_DEVICE(&s->epit[i]), &error_abort);
  202. sysbus_mmio_map(SYS_BUS_DEVICE(&s->epit[i]), 0,
  203. FSL_IMX6UL_EPITn_ADDR[i]);
  204. sysbus_connect_irq(SYS_BUS_DEVICE(&s->epit[i]), 0,
  205. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  206. FSL_IMX6UL_EPITn_IRQ[i]));
  207. }
  208. /*
  209. * GPIO
  210. */
  211. for (i = 0; i < FSL_IMX6UL_NUM_GPIOS; i++) {
  212. static const hwaddr FSL_IMX6UL_GPIOn_ADDR[FSL_IMX6UL_NUM_GPIOS] = {
  213. FSL_IMX6UL_GPIO1_ADDR,
  214. FSL_IMX6UL_GPIO2_ADDR,
  215. FSL_IMX6UL_GPIO3_ADDR,
  216. FSL_IMX6UL_GPIO4_ADDR,
  217. FSL_IMX6UL_GPIO5_ADDR,
  218. };
  219. static const int FSL_IMX6UL_GPIOn_LOW_IRQ[FSL_IMX6UL_NUM_GPIOS] = {
  220. FSL_IMX6UL_GPIO1_LOW_IRQ,
  221. FSL_IMX6UL_GPIO2_LOW_IRQ,
  222. FSL_IMX6UL_GPIO3_LOW_IRQ,
  223. FSL_IMX6UL_GPIO4_LOW_IRQ,
  224. FSL_IMX6UL_GPIO5_LOW_IRQ,
  225. };
  226. static const int FSL_IMX6UL_GPIOn_HIGH_IRQ[FSL_IMX6UL_NUM_GPIOS] = {
  227. FSL_IMX6UL_GPIO1_HIGH_IRQ,
  228. FSL_IMX6UL_GPIO2_HIGH_IRQ,
  229. FSL_IMX6UL_GPIO3_HIGH_IRQ,
  230. FSL_IMX6UL_GPIO4_HIGH_IRQ,
  231. FSL_IMX6UL_GPIO5_HIGH_IRQ,
  232. };
  233. sysbus_realize(SYS_BUS_DEVICE(&s->gpio[i]), &error_abort);
  234. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0,
  235. FSL_IMX6UL_GPIOn_ADDR[i]);
  236. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 0,
  237. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  238. FSL_IMX6UL_GPIOn_LOW_IRQ[i]));
  239. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 1,
  240. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  241. FSL_IMX6UL_GPIOn_HIGH_IRQ[i]));
  242. }
  243. /*
  244. * IOMUXC and IOMUXC_GPR
  245. */
  246. for (i = 0; i < 1; i++) {
  247. static const hwaddr FSL_IMX6UL_IOMUXCn_ADDR[FSL_IMX6UL_NUM_IOMUXCS] = {
  248. FSL_IMX6UL_IOMUXC_ADDR,
  249. FSL_IMX6UL_IOMUXC_GPR_ADDR,
  250. };
  251. snprintf(name, NAME_SIZE, "iomuxc%d", i);
  252. create_unimplemented_device(name, FSL_IMX6UL_IOMUXCn_ADDR[i], 0x4000);
  253. }
  254. /*
  255. * CCM
  256. */
  257. sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_abort);
  258. sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, FSL_IMX6UL_CCM_ADDR);
  259. /*
  260. * SRC
  261. */
  262. sysbus_realize(SYS_BUS_DEVICE(&s->src), &error_abort);
  263. sysbus_mmio_map(SYS_BUS_DEVICE(&s->src), 0, FSL_IMX6UL_SRC_ADDR);
  264. /*
  265. * GPCv2
  266. */
  267. sysbus_realize(SYS_BUS_DEVICE(&s->gpcv2), &error_abort);
  268. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpcv2), 0, FSL_IMX6UL_GPC_ADDR);
  269. /* Initialize all ECSPI */
  270. for (i = 0; i < FSL_IMX6UL_NUM_ECSPIS; i++) {
  271. static const hwaddr FSL_IMX6UL_SPIn_ADDR[FSL_IMX6UL_NUM_ECSPIS] = {
  272. FSL_IMX6UL_ECSPI1_ADDR,
  273. FSL_IMX6UL_ECSPI2_ADDR,
  274. FSL_IMX6UL_ECSPI3_ADDR,
  275. FSL_IMX6UL_ECSPI4_ADDR,
  276. };
  277. static const int FSL_IMX6UL_SPIn_IRQ[FSL_IMX6UL_NUM_ECSPIS] = {
  278. FSL_IMX6UL_ECSPI1_IRQ,
  279. FSL_IMX6UL_ECSPI2_IRQ,
  280. FSL_IMX6UL_ECSPI3_IRQ,
  281. FSL_IMX6UL_ECSPI4_IRQ,
  282. };
  283. /* Initialize the SPI */
  284. sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), &error_abort);
  285. sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0,
  286. FSL_IMX6UL_SPIn_ADDR[i]);
  287. sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0,
  288. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  289. FSL_IMX6UL_SPIn_IRQ[i]));
  290. }
  291. /*
  292. * I2C
  293. */
  294. for (i = 0; i < FSL_IMX6UL_NUM_I2CS; i++) {
  295. static const hwaddr FSL_IMX6UL_I2Cn_ADDR[FSL_IMX6UL_NUM_I2CS] = {
  296. FSL_IMX6UL_I2C1_ADDR,
  297. FSL_IMX6UL_I2C2_ADDR,
  298. FSL_IMX6UL_I2C3_ADDR,
  299. FSL_IMX6UL_I2C4_ADDR,
  300. };
  301. static const int FSL_IMX6UL_I2Cn_IRQ[FSL_IMX6UL_NUM_I2CS] = {
  302. FSL_IMX6UL_I2C1_IRQ,
  303. FSL_IMX6UL_I2C2_IRQ,
  304. FSL_IMX6UL_I2C3_IRQ,
  305. FSL_IMX6UL_I2C4_IRQ,
  306. };
  307. sysbus_realize(SYS_BUS_DEVICE(&s->i2c[i]), &error_abort);
  308. sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c[i]), 0, FSL_IMX6UL_I2Cn_ADDR[i]);
  309. sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c[i]), 0,
  310. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  311. FSL_IMX6UL_I2Cn_IRQ[i]));
  312. }
  313. /*
  314. * UART
  315. */
  316. for (i = 0; i < FSL_IMX6UL_NUM_UARTS; i++) {
  317. static const hwaddr FSL_IMX6UL_UARTn_ADDR[FSL_IMX6UL_NUM_UARTS] = {
  318. FSL_IMX6UL_UART1_ADDR,
  319. FSL_IMX6UL_UART2_ADDR,
  320. FSL_IMX6UL_UART3_ADDR,
  321. FSL_IMX6UL_UART4_ADDR,
  322. FSL_IMX6UL_UART5_ADDR,
  323. FSL_IMX6UL_UART6_ADDR,
  324. FSL_IMX6UL_UART7_ADDR,
  325. FSL_IMX6UL_UART8_ADDR,
  326. };
  327. static const int FSL_IMX6UL_UARTn_IRQ[FSL_IMX6UL_NUM_UARTS] = {
  328. FSL_IMX6UL_UART1_IRQ,
  329. FSL_IMX6UL_UART2_IRQ,
  330. FSL_IMX6UL_UART3_IRQ,
  331. FSL_IMX6UL_UART4_IRQ,
  332. FSL_IMX6UL_UART5_IRQ,
  333. FSL_IMX6UL_UART6_IRQ,
  334. FSL_IMX6UL_UART7_IRQ,
  335. FSL_IMX6UL_UART8_IRQ,
  336. };
  337. qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i));
  338. sysbus_realize(SYS_BUS_DEVICE(&s->uart[i]), &error_abort);
  339. sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0,
  340. FSL_IMX6UL_UARTn_ADDR[i]);
  341. sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0,
  342. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  343. FSL_IMX6UL_UARTn_IRQ[i]));
  344. }
  345. /*
  346. * Ethernet
  347. */
  348. for (i = 0; i < FSL_IMX6UL_NUM_ETHS; i++) {
  349. static const hwaddr FSL_IMX6UL_ENETn_ADDR[FSL_IMX6UL_NUM_ETHS] = {
  350. FSL_IMX6UL_ENET1_ADDR,
  351. FSL_IMX6UL_ENET2_ADDR,
  352. };
  353. static const int FSL_IMX6UL_ENETn_IRQ[FSL_IMX6UL_NUM_ETHS] = {
  354. FSL_IMX6UL_ENET1_IRQ,
  355. FSL_IMX6UL_ENET2_IRQ,
  356. };
  357. static const int FSL_IMX6UL_ENETn_TIMER_IRQ[FSL_IMX6UL_NUM_ETHS] = {
  358. FSL_IMX6UL_ENET1_TIMER_IRQ,
  359. FSL_IMX6UL_ENET2_TIMER_IRQ,
  360. };
  361. object_property_set_uint(OBJECT(&s->eth[i]), "phy-num",
  362. s->phy_num[i], &error_abort);
  363. object_property_set_uint(OBJECT(&s->eth[i]), "tx-ring-num",
  364. FSL_IMX6UL_ETH_NUM_TX_RINGS, &error_abort);
  365. qdev_set_nic_properties(DEVICE(&s->eth[i]), &nd_table[i]);
  366. sysbus_realize(SYS_BUS_DEVICE(&s->eth[i]), &error_abort);
  367. sysbus_mmio_map(SYS_BUS_DEVICE(&s->eth[i]), 0,
  368. FSL_IMX6UL_ENETn_ADDR[i]);
  369. sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth[i]), 0,
  370. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  371. FSL_IMX6UL_ENETn_IRQ[i]));
  372. sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth[i]), 1,
  373. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  374. FSL_IMX6UL_ENETn_TIMER_IRQ[i]));
  375. }
  376. /* USB */
  377. for (i = 0; i < FSL_IMX6UL_NUM_USB_PHYS; i++) {
  378. sysbus_realize(SYS_BUS_DEVICE(&s->usbphy[i]), &error_abort);
  379. sysbus_mmio_map(SYS_BUS_DEVICE(&s->usbphy[i]), 0,
  380. FSL_IMX6UL_USBPHY1_ADDR + i * 0x1000);
  381. }
  382. for (i = 0; i < FSL_IMX6UL_NUM_USBS; i++) {
  383. static const int FSL_IMX6UL_USBn_IRQ[] = {
  384. FSL_IMX6UL_USB1_IRQ,
  385. FSL_IMX6UL_USB2_IRQ,
  386. };
  387. sysbus_realize(SYS_BUS_DEVICE(&s->usb[i]), &error_abort);
  388. sysbus_mmio_map(SYS_BUS_DEVICE(&s->usb[i]), 0,
  389. FSL_IMX6UL_USBO2_USB_ADDR + i * 0x200);
  390. sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i]), 0,
  391. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  392. FSL_IMX6UL_USBn_IRQ[i]));
  393. }
  394. /*
  395. * USDHC
  396. */
  397. for (i = 0; i < FSL_IMX6UL_NUM_USDHCS; i++) {
  398. static const hwaddr FSL_IMX6UL_USDHCn_ADDR[FSL_IMX6UL_NUM_USDHCS] = {
  399. FSL_IMX6UL_USDHC1_ADDR,
  400. FSL_IMX6UL_USDHC2_ADDR,
  401. };
  402. static const int FSL_IMX6UL_USDHCn_IRQ[FSL_IMX6UL_NUM_USDHCS] = {
  403. FSL_IMX6UL_USDHC1_IRQ,
  404. FSL_IMX6UL_USDHC2_IRQ,
  405. };
  406. object_property_set_uint(OBJECT(&s->usdhc[i]), "vendor",
  407. SDHCI_VENDOR_IMX, &error_abort);
  408. sysbus_realize(SYS_BUS_DEVICE(&s->usdhc[i]), &error_abort);
  409. sysbus_mmio_map(SYS_BUS_DEVICE(&s->usdhc[i]), 0,
  410. FSL_IMX6UL_USDHCn_ADDR[i]);
  411. sysbus_connect_irq(SYS_BUS_DEVICE(&s->usdhc[i]), 0,
  412. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  413. FSL_IMX6UL_USDHCn_IRQ[i]));
  414. }
  415. /*
  416. * SNVS
  417. */
  418. sysbus_realize(SYS_BUS_DEVICE(&s->snvs), &error_abort);
  419. sysbus_mmio_map(SYS_BUS_DEVICE(&s->snvs), 0, FSL_IMX6UL_SNVS_HP_ADDR);
  420. /*
  421. * Watchdog
  422. */
  423. for (i = 0; i < FSL_IMX6UL_NUM_WDTS; i++) {
  424. static const hwaddr FSL_IMX6UL_WDOGn_ADDR[FSL_IMX6UL_NUM_WDTS] = {
  425. FSL_IMX6UL_WDOG1_ADDR,
  426. FSL_IMX6UL_WDOG2_ADDR,
  427. FSL_IMX6UL_WDOG3_ADDR,
  428. };
  429. static const int FSL_IMX6UL_WDOGn_IRQ[FSL_IMX6UL_NUM_WDTS] = {
  430. FSL_IMX6UL_WDOG1_IRQ,
  431. FSL_IMX6UL_WDOG2_IRQ,
  432. FSL_IMX6UL_WDOG3_IRQ,
  433. };
  434. object_property_set_bool(OBJECT(&s->wdt[i]), "pretimeout-support",
  435. true, &error_abort);
  436. sysbus_realize(SYS_BUS_DEVICE(&s->wdt[i]), &error_abort);
  437. sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0,
  438. FSL_IMX6UL_WDOGn_ADDR[i]);
  439. sysbus_connect_irq(SYS_BUS_DEVICE(&s->wdt[i]), 0,
  440. qdev_get_gpio_in(DEVICE(&s->a7mpcore),
  441. FSL_IMX6UL_WDOGn_IRQ[i]));
  442. }
  443. /*
  444. * GPR
  445. */
  446. sysbus_realize(SYS_BUS_DEVICE(&s->gpr), &error_abort);
  447. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpr), 0, FSL_IMX6UL_IOMUXC_GPR_ADDR);
  448. /*
  449. * SDMA
  450. */
  451. create_unimplemented_device("sdma", FSL_IMX6UL_SDMA_ADDR, 0x4000);
  452. /*
  453. * PWM
  454. */
  455. create_unimplemented_device("pwm1", FSL_IMX6UL_PWM1_ADDR, 0x4000);
  456. create_unimplemented_device("pwm2", FSL_IMX6UL_PWM2_ADDR, 0x4000);
  457. create_unimplemented_device("pwm3", FSL_IMX6UL_PWM3_ADDR, 0x4000);
  458. create_unimplemented_device("pwm4", FSL_IMX6UL_PWM4_ADDR, 0x4000);
  459. /*
  460. * CAN
  461. */
  462. create_unimplemented_device("can1", FSL_IMX6UL_CAN1_ADDR, 0x4000);
  463. create_unimplemented_device("can2", FSL_IMX6UL_CAN2_ADDR, 0x4000);
  464. /*
  465. * APHB_DMA
  466. */
  467. create_unimplemented_device("aphb_dma", FSL_IMX6UL_APBH_DMA_ADDR,
  468. FSL_IMX6UL_APBH_DMA_SIZE);
  469. /*
  470. * ADCs
  471. */
  472. for (i = 0; i < FSL_IMX6UL_NUM_ADCS; i++) {
  473. static const hwaddr FSL_IMX6UL_ADCn_ADDR[FSL_IMX6UL_NUM_ADCS] = {
  474. FSL_IMX6UL_ADC1_ADDR,
  475. FSL_IMX6UL_ADC2_ADDR,
  476. };
  477. snprintf(name, NAME_SIZE, "adc%d", i);
  478. create_unimplemented_device(name, FSL_IMX6UL_ADCn_ADDR[i], 0x4000);
  479. }
  480. /*
  481. * LCD
  482. */
  483. create_unimplemented_device("lcdif", FSL_IMX6UL_LCDIF_ADDR, 0x4000);
  484. /*
  485. * ROM memory
  486. */
  487. memory_region_init_rom(&s->rom, OBJECT(dev), "imx6ul.rom",
  488. FSL_IMX6UL_ROM_SIZE, &error_abort);
  489. memory_region_add_subregion(get_system_memory(), FSL_IMX6UL_ROM_ADDR,
  490. &s->rom);
  491. /*
  492. * CAAM memory
  493. */
  494. memory_region_init_rom(&s->caam, OBJECT(dev), "imx6ul.caam",
  495. FSL_IMX6UL_CAAM_MEM_SIZE, &error_abort);
  496. memory_region_add_subregion(get_system_memory(), FSL_IMX6UL_CAAM_MEM_ADDR,
  497. &s->caam);
  498. /*
  499. * OCRAM memory
  500. */
  501. memory_region_init_ram(&s->ocram, NULL, "imx6ul.ocram",
  502. FSL_IMX6UL_OCRAM_MEM_SIZE,
  503. &error_abort);
  504. memory_region_add_subregion(get_system_memory(), FSL_IMX6UL_OCRAM_MEM_ADDR,
  505. &s->ocram);
  506. /*
  507. * internal OCRAM (128 KB) is aliased over 512 KB
  508. */
  509. memory_region_init_alias(&s->ocram_alias, OBJECT(dev),
  510. "imx6ul.ocram_alias", &s->ocram, 0,
  511. FSL_IMX6UL_OCRAM_ALIAS_SIZE);
  512. memory_region_add_subregion(get_system_memory(),
  513. FSL_IMX6UL_OCRAM_ALIAS_ADDR, &s->ocram_alias);
  514. }
  515. static Property fsl_imx6ul_properties[] = {
  516. DEFINE_PROP_UINT32("fec1-phy-num", FslIMX6ULState, phy_num[0], 0),
  517. DEFINE_PROP_UINT32("fec2-phy-num", FslIMX6ULState, phy_num[1], 1),
  518. DEFINE_PROP_END_OF_LIST(),
  519. };
  520. static void fsl_imx6ul_class_init(ObjectClass *oc, void *data)
  521. {
  522. DeviceClass *dc = DEVICE_CLASS(oc);
  523. device_class_set_props(dc, fsl_imx6ul_properties);
  524. dc->realize = fsl_imx6ul_realize;
  525. dc->desc = "i.MX6UL SOC";
  526. /* Reason: Uses serial_hds and nd_table in realize() directly */
  527. dc->user_creatable = false;
  528. }
  529. static const TypeInfo fsl_imx6ul_type_info = {
  530. .name = TYPE_FSL_IMX6UL,
  531. .parent = TYPE_DEVICE,
  532. .instance_size = sizeof(FslIMX6ULState),
  533. .instance_init = fsl_imx6ul_init,
  534. .class_init = fsl_imx6ul_class_init,
  535. };
  536. static void fsl_imx6ul_register_types(void)
  537. {
  538. type_register_static(&fsl_imx6ul_type_info);
  539. }
  540. type_init(fsl_imx6ul_register_types)