fsl-imx6.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482
  1. /*
  2. * Copyright (c) 2015 Jean-Christophe Dubois <jcd@tribudubois.net>
  3. *
  4. * i.MX6 SOC emulation.
  5. *
  6. * Based on hw/arm/fsl-imx31.c
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along
  19. * with this program; if not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #include "qemu/osdep.h"
  22. #include "qapi/error.h"
  23. #include "hw/arm/fsl-imx6.h"
  24. #include "hw/usb/imx-usb-phy.h"
  25. #include "hw/boards.h"
  26. #include "hw/qdev-properties.h"
  27. #include "sysemu/sysemu.h"
  28. #include "chardev/char.h"
  29. #include "qemu/error-report.h"
  30. #include "qemu/module.h"
  31. #define IMX6_ESDHC_CAPABILITIES 0x057834b4
  32. #define NAME_SIZE 20
  33. static void fsl_imx6_init(Object *obj)
  34. {
  35. MachineState *ms = MACHINE(qdev_get_machine());
  36. FslIMX6State *s = FSL_IMX6(obj);
  37. char name[NAME_SIZE];
  38. int i;
  39. for (i = 0; i < MIN(ms->smp.cpus, FSL_IMX6_NUM_CPUS); i++) {
  40. snprintf(name, NAME_SIZE, "cpu%d", i);
  41. object_initialize_child(obj, name, &s->cpu[i],
  42. ARM_CPU_TYPE_NAME("cortex-a9"));
  43. }
  44. object_initialize_child(obj, "a9mpcore", &s->a9mpcore, TYPE_A9MPCORE_PRIV);
  45. object_initialize_child(obj, "ccm", &s->ccm, TYPE_IMX6_CCM);
  46. object_initialize_child(obj, "src", &s->src, TYPE_IMX6_SRC);
  47. for (i = 0; i < FSL_IMX6_NUM_UARTS; i++) {
  48. snprintf(name, NAME_SIZE, "uart%d", i + 1);
  49. object_initialize_child(obj, name, &s->uart[i], TYPE_IMX_SERIAL);
  50. }
  51. object_initialize_child(obj, "gpt", &s->gpt, TYPE_IMX6_GPT);
  52. for (i = 0; i < FSL_IMX6_NUM_EPITS; i++) {
  53. snprintf(name, NAME_SIZE, "epit%d", i + 1);
  54. object_initialize_child(obj, name, &s->epit[i], TYPE_IMX_EPIT);
  55. }
  56. for (i = 0; i < FSL_IMX6_NUM_I2CS; i++) {
  57. snprintf(name, NAME_SIZE, "i2c%d", i + 1);
  58. object_initialize_child(obj, name, &s->i2c[i], TYPE_IMX_I2C);
  59. }
  60. for (i = 0; i < FSL_IMX6_NUM_GPIOS; i++) {
  61. snprintf(name, NAME_SIZE, "gpio%d", i + 1);
  62. object_initialize_child(obj, name, &s->gpio[i], TYPE_IMX_GPIO);
  63. }
  64. for (i = 0; i < FSL_IMX6_NUM_ESDHCS; i++) {
  65. snprintf(name, NAME_SIZE, "sdhc%d", i + 1);
  66. object_initialize_child(obj, name, &s->esdhc[i], TYPE_IMX_USDHC);
  67. }
  68. for (i = 0; i < FSL_IMX6_NUM_USB_PHYS; i++) {
  69. snprintf(name, NAME_SIZE, "usbphy%d", i);
  70. object_initialize_child(obj, name, &s->usbphy[i], TYPE_IMX_USBPHY);
  71. }
  72. for (i = 0; i < FSL_IMX6_NUM_USBS; i++) {
  73. snprintf(name, NAME_SIZE, "usb%d", i);
  74. object_initialize_child(obj, name, &s->usb[i], TYPE_CHIPIDEA);
  75. }
  76. for (i = 0; i < FSL_IMX6_NUM_ECSPIS; i++) {
  77. snprintf(name, NAME_SIZE, "spi%d", i + 1);
  78. object_initialize_child(obj, name, &s->spi[i], TYPE_IMX_SPI);
  79. }
  80. for (i = 0; i < FSL_IMX6_NUM_WDTS; i++) {
  81. snprintf(name, NAME_SIZE, "wdt%d", i);
  82. object_initialize_child(obj, name, &s->wdt[i], TYPE_IMX2_WDT);
  83. }
  84. object_initialize_child(obj, "eth", &s->eth, TYPE_IMX_ENET);
  85. }
  86. static void fsl_imx6_realize(DeviceState *dev, Error **errp)
  87. {
  88. MachineState *ms = MACHINE(qdev_get_machine());
  89. FslIMX6State *s = FSL_IMX6(dev);
  90. uint16_t i;
  91. Error *err = NULL;
  92. unsigned int smp_cpus = ms->smp.cpus;
  93. if (smp_cpus > FSL_IMX6_NUM_CPUS) {
  94. error_setg(errp, "%s: Only %d CPUs are supported (%d requested)",
  95. TYPE_FSL_IMX6, FSL_IMX6_NUM_CPUS, smp_cpus);
  96. return;
  97. }
  98. for (i = 0; i < smp_cpus; i++) {
  99. /* On uniprocessor, the CBAR is set to 0 */
  100. if (smp_cpus > 1) {
  101. object_property_set_int(OBJECT(&s->cpu[i]), "reset-cbar",
  102. FSL_IMX6_A9MPCORE_ADDR, &error_abort);
  103. }
  104. /* All CPU but CPU 0 start in power off mode */
  105. if (i) {
  106. object_property_set_bool(OBJECT(&s->cpu[i]), "start-powered-off",
  107. true, &error_abort);
  108. }
  109. if (!qdev_realize(DEVICE(&s->cpu[i]), NULL, errp)) {
  110. return;
  111. }
  112. }
  113. object_property_set_int(OBJECT(&s->a9mpcore), "num-cpu", smp_cpus,
  114. &error_abort);
  115. object_property_set_int(OBJECT(&s->a9mpcore), "num-irq",
  116. FSL_IMX6_MAX_IRQ + GIC_INTERNAL, &error_abort);
  117. if (!sysbus_realize(SYS_BUS_DEVICE(&s->a9mpcore), errp)) {
  118. return;
  119. }
  120. sysbus_mmio_map(SYS_BUS_DEVICE(&s->a9mpcore), 0, FSL_IMX6_A9MPCORE_ADDR);
  121. for (i = 0; i < smp_cpus; i++) {
  122. sysbus_connect_irq(SYS_BUS_DEVICE(&s->a9mpcore), i,
  123. qdev_get_gpio_in(DEVICE(&s->cpu[i]), ARM_CPU_IRQ));
  124. sysbus_connect_irq(SYS_BUS_DEVICE(&s->a9mpcore), i + smp_cpus,
  125. qdev_get_gpio_in(DEVICE(&s->cpu[i]), ARM_CPU_FIQ));
  126. }
  127. if (!sysbus_realize(SYS_BUS_DEVICE(&s->ccm), errp)) {
  128. return;
  129. }
  130. sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, FSL_IMX6_CCM_ADDR);
  131. if (!sysbus_realize(SYS_BUS_DEVICE(&s->src), errp)) {
  132. return;
  133. }
  134. sysbus_mmio_map(SYS_BUS_DEVICE(&s->src), 0, FSL_IMX6_SRC_ADDR);
  135. /* Initialize all UARTs */
  136. for (i = 0; i < FSL_IMX6_NUM_UARTS; i++) {
  137. static const struct {
  138. hwaddr addr;
  139. unsigned int irq;
  140. } serial_table[FSL_IMX6_NUM_UARTS] = {
  141. { FSL_IMX6_UART1_ADDR, FSL_IMX6_UART1_IRQ },
  142. { FSL_IMX6_UART2_ADDR, FSL_IMX6_UART2_IRQ },
  143. { FSL_IMX6_UART3_ADDR, FSL_IMX6_UART3_IRQ },
  144. { FSL_IMX6_UART4_ADDR, FSL_IMX6_UART4_IRQ },
  145. { FSL_IMX6_UART5_ADDR, FSL_IMX6_UART5_IRQ },
  146. };
  147. qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i));
  148. if (!sysbus_realize(SYS_BUS_DEVICE(&s->uart[i]), errp)) {
  149. return;
  150. }
  151. sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, serial_table[i].addr);
  152. sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0,
  153. qdev_get_gpio_in(DEVICE(&s->a9mpcore),
  154. serial_table[i].irq));
  155. }
  156. s->gpt.ccm = IMX_CCM(&s->ccm);
  157. if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpt), errp)) {
  158. return;
  159. }
  160. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpt), 0, FSL_IMX6_GPT_ADDR);
  161. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpt), 0,
  162. qdev_get_gpio_in(DEVICE(&s->a9mpcore),
  163. FSL_IMX6_GPT_IRQ));
  164. /* Initialize all EPIT timers */
  165. for (i = 0; i < FSL_IMX6_NUM_EPITS; i++) {
  166. static const struct {
  167. hwaddr addr;
  168. unsigned int irq;
  169. } epit_table[FSL_IMX6_NUM_EPITS] = {
  170. { FSL_IMX6_EPIT1_ADDR, FSL_IMX6_EPIT1_IRQ },
  171. { FSL_IMX6_EPIT2_ADDR, FSL_IMX6_EPIT2_IRQ },
  172. };
  173. s->epit[i].ccm = IMX_CCM(&s->ccm);
  174. if (!sysbus_realize(SYS_BUS_DEVICE(&s->epit[i]), errp)) {
  175. return;
  176. }
  177. sysbus_mmio_map(SYS_BUS_DEVICE(&s->epit[i]), 0, epit_table[i].addr);
  178. sysbus_connect_irq(SYS_BUS_DEVICE(&s->epit[i]), 0,
  179. qdev_get_gpio_in(DEVICE(&s->a9mpcore),
  180. epit_table[i].irq));
  181. }
  182. /* Initialize all I2C */
  183. for (i = 0; i < FSL_IMX6_NUM_I2CS; i++) {
  184. static const struct {
  185. hwaddr addr;
  186. unsigned int irq;
  187. } i2c_table[FSL_IMX6_NUM_I2CS] = {
  188. { FSL_IMX6_I2C1_ADDR, FSL_IMX6_I2C1_IRQ },
  189. { FSL_IMX6_I2C2_ADDR, FSL_IMX6_I2C2_IRQ },
  190. { FSL_IMX6_I2C3_ADDR, FSL_IMX6_I2C3_IRQ }
  191. };
  192. if (!sysbus_realize(SYS_BUS_DEVICE(&s->i2c[i]), errp)) {
  193. return;
  194. }
  195. sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c[i]), 0, i2c_table[i].addr);
  196. sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c[i]), 0,
  197. qdev_get_gpio_in(DEVICE(&s->a9mpcore),
  198. i2c_table[i].irq));
  199. }
  200. /* Initialize all GPIOs */
  201. for (i = 0; i < FSL_IMX6_NUM_GPIOS; i++) {
  202. static const struct {
  203. hwaddr addr;
  204. unsigned int irq_low;
  205. unsigned int irq_high;
  206. } gpio_table[FSL_IMX6_NUM_GPIOS] = {
  207. {
  208. FSL_IMX6_GPIO1_ADDR,
  209. FSL_IMX6_GPIO1_LOW_IRQ,
  210. FSL_IMX6_GPIO1_HIGH_IRQ
  211. },
  212. {
  213. FSL_IMX6_GPIO2_ADDR,
  214. FSL_IMX6_GPIO2_LOW_IRQ,
  215. FSL_IMX6_GPIO2_HIGH_IRQ
  216. },
  217. {
  218. FSL_IMX6_GPIO3_ADDR,
  219. FSL_IMX6_GPIO3_LOW_IRQ,
  220. FSL_IMX6_GPIO3_HIGH_IRQ
  221. },
  222. {
  223. FSL_IMX6_GPIO4_ADDR,
  224. FSL_IMX6_GPIO4_LOW_IRQ,
  225. FSL_IMX6_GPIO4_HIGH_IRQ
  226. },
  227. {
  228. FSL_IMX6_GPIO5_ADDR,
  229. FSL_IMX6_GPIO5_LOW_IRQ,
  230. FSL_IMX6_GPIO5_HIGH_IRQ
  231. },
  232. {
  233. FSL_IMX6_GPIO6_ADDR,
  234. FSL_IMX6_GPIO6_LOW_IRQ,
  235. FSL_IMX6_GPIO6_HIGH_IRQ
  236. },
  237. {
  238. FSL_IMX6_GPIO7_ADDR,
  239. FSL_IMX6_GPIO7_LOW_IRQ,
  240. FSL_IMX6_GPIO7_HIGH_IRQ
  241. },
  242. };
  243. object_property_set_bool(OBJECT(&s->gpio[i]), "has-edge-sel", true,
  244. &error_abort);
  245. object_property_set_bool(OBJECT(&s->gpio[i]), "has-upper-pin-irq",
  246. true, &error_abort);
  247. if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio[i]), errp)) {
  248. return;
  249. }
  250. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0, gpio_table[i].addr);
  251. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 0,
  252. qdev_get_gpio_in(DEVICE(&s->a9mpcore),
  253. gpio_table[i].irq_low));
  254. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 1,
  255. qdev_get_gpio_in(DEVICE(&s->a9mpcore),
  256. gpio_table[i].irq_high));
  257. }
  258. /* Initialize all SDHC */
  259. for (i = 0; i < FSL_IMX6_NUM_ESDHCS; i++) {
  260. static const struct {
  261. hwaddr addr;
  262. unsigned int irq;
  263. } esdhc_table[FSL_IMX6_NUM_ESDHCS] = {
  264. { FSL_IMX6_uSDHC1_ADDR, FSL_IMX6_uSDHC1_IRQ },
  265. { FSL_IMX6_uSDHC2_ADDR, FSL_IMX6_uSDHC2_IRQ },
  266. { FSL_IMX6_uSDHC3_ADDR, FSL_IMX6_uSDHC3_IRQ },
  267. { FSL_IMX6_uSDHC4_ADDR, FSL_IMX6_uSDHC4_IRQ },
  268. };
  269. /* UHS-I SDIO3.0 SDR104 1.8V ADMA */
  270. object_property_set_uint(OBJECT(&s->esdhc[i]), "sd-spec-version", 3,
  271. &error_abort);
  272. object_property_set_uint(OBJECT(&s->esdhc[i]), "capareg",
  273. IMX6_ESDHC_CAPABILITIES, &error_abort);
  274. object_property_set_uint(OBJECT(&s->esdhc[i]), "vendor",
  275. SDHCI_VENDOR_IMX, &error_abort);
  276. if (!sysbus_realize(SYS_BUS_DEVICE(&s->esdhc[i]), errp)) {
  277. return;
  278. }
  279. sysbus_mmio_map(SYS_BUS_DEVICE(&s->esdhc[i]), 0, esdhc_table[i].addr);
  280. sysbus_connect_irq(SYS_BUS_DEVICE(&s->esdhc[i]), 0,
  281. qdev_get_gpio_in(DEVICE(&s->a9mpcore),
  282. esdhc_table[i].irq));
  283. }
  284. /* USB */
  285. for (i = 0; i < FSL_IMX6_NUM_USB_PHYS; i++) {
  286. sysbus_realize(SYS_BUS_DEVICE(&s->usbphy[i]), &error_abort);
  287. sysbus_mmio_map(SYS_BUS_DEVICE(&s->usbphy[i]), 0,
  288. FSL_IMX6_USBPHY1_ADDR + i * 0x1000);
  289. }
  290. for (i = 0; i < FSL_IMX6_NUM_USBS; i++) {
  291. static const int FSL_IMX6_USBn_IRQ[] = {
  292. FSL_IMX6_USB_OTG_IRQ,
  293. FSL_IMX6_USB_HOST1_IRQ,
  294. FSL_IMX6_USB_HOST2_IRQ,
  295. FSL_IMX6_USB_HOST3_IRQ,
  296. };
  297. sysbus_realize(SYS_BUS_DEVICE(&s->usb[i]), &error_abort);
  298. sysbus_mmio_map(SYS_BUS_DEVICE(&s->usb[i]), 0,
  299. FSL_IMX6_USBOH3_USB_ADDR + i * 0x200);
  300. sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i]), 0,
  301. qdev_get_gpio_in(DEVICE(&s->a9mpcore),
  302. FSL_IMX6_USBn_IRQ[i]));
  303. }
  304. /* Initialize all ECSPI */
  305. for (i = 0; i < FSL_IMX6_NUM_ECSPIS; i++) {
  306. static const struct {
  307. hwaddr addr;
  308. unsigned int irq;
  309. } spi_table[FSL_IMX6_NUM_ECSPIS] = {
  310. { FSL_IMX6_eCSPI1_ADDR, FSL_IMX6_ECSPI1_IRQ },
  311. { FSL_IMX6_eCSPI2_ADDR, FSL_IMX6_ECSPI2_IRQ },
  312. { FSL_IMX6_eCSPI3_ADDR, FSL_IMX6_ECSPI3_IRQ },
  313. { FSL_IMX6_eCSPI4_ADDR, FSL_IMX6_ECSPI4_IRQ },
  314. { FSL_IMX6_eCSPI5_ADDR, FSL_IMX6_ECSPI5_IRQ },
  315. };
  316. /* Initialize the SPI */
  317. if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) {
  318. return;
  319. }
  320. sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, spi_table[i].addr);
  321. sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0,
  322. qdev_get_gpio_in(DEVICE(&s->a9mpcore),
  323. spi_table[i].irq));
  324. }
  325. object_property_set_uint(OBJECT(&s->eth), "phy-num", s->phy_num, &err);
  326. qdev_set_nic_properties(DEVICE(&s->eth), &nd_table[0]);
  327. if (!sysbus_realize(SYS_BUS_DEVICE(&s->eth), errp)) {
  328. return;
  329. }
  330. sysbus_mmio_map(SYS_BUS_DEVICE(&s->eth), 0, FSL_IMX6_ENET_ADDR);
  331. sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth), 0,
  332. qdev_get_gpio_in(DEVICE(&s->a9mpcore),
  333. FSL_IMX6_ENET_MAC_IRQ));
  334. sysbus_connect_irq(SYS_BUS_DEVICE(&s->eth), 1,
  335. qdev_get_gpio_in(DEVICE(&s->a9mpcore),
  336. FSL_IMX6_ENET_MAC_1588_IRQ));
  337. /*
  338. * Watchdog
  339. */
  340. for (i = 0; i < FSL_IMX6_NUM_WDTS; i++) {
  341. static const hwaddr FSL_IMX6_WDOGn_ADDR[FSL_IMX6_NUM_WDTS] = {
  342. FSL_IMX6_WDOG1_ADDR,
  343. FSL_IMX6_WDOG2_ADDR,
  344. };
  345. static const int FSL_IMX6_WDOGn_IRQ[FSL_IMX6_NUM_WDTS] = {
  346. FSL_IMX6_WDOG1_IRQ,
  347. FSL_IMX6_WDOG2_IRQ,
  348. };
  349. object_property_set_bool(OBJECT(&s->wdt[i]), "pretimeout-support",
  350. true, &error_abort);
  351. sysbus_realize(SYS_BUS_DEVICE(&s->wdt[i]), &error_abort);
  352. sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0, FSL_IMX6_WDOGn_ADDR[i]);
  353. sysbus_connect_irq(SYS_BUS_DEVICE(&s->wdt[i]), 0,
  354. qdev_get_gpio_in(DEVICE(&s->a9mpcore),
  355. FSL_IMX6_WDOGn_IRQ[i]));
  356. }
  357. /* ROM memory */
  358. memory_region_init_rom(&s->rom, OBJECT(dev), "imx6.rom",
  359. FSL_IMX6_ROM_SIZE, &err);
  360. if (err) {
  361. error_propagate(errp, err);
  362. return;
  363. }
  364. memory_region_add_subregion(get_system_memory(), FSL_IMX6_ROM_ADDR,
  365. &s->rom);
  366. /* CAAM memory */
  367. memory_region_init_rom(&s->caam, OBJECT(dev), "imx6.caam",
  368. FSL_IMX6_CAAM_MEM_SIZE, &err);
  369. if (err) {
  370. error_propagate(errp, err);
  371. return;
  372. }
  373. memory_region_add_subregion(get_system_memory(), FSL_IMX6_CAAM_MEM_ADDR,
  374. &s->caam);
  375. /* OCRAM memory */
  376. memory_region_init_ram(&s->ocram, NULL, "imx6.ocram", FSL_IMX6_OCRAM_SIZE,
  377. &err);
  378. if (err) {
  379. error_propagate(errp, err);
  380. return;
  381. }
  382. memory_region_add_subregion(get_system_memory(), FSL_IMX6_OCRAM_ADDR,
  383. &s->ocram);
  384. /* internal OCRAM (256 KB) is aliased over 1 MB */
  385. memory_region_init_alias(&s->ocram_alias, OBJECT(dev), "imx6.ocram_alias",
  386. &s->ocram, 0, FSL_IMX6_OCRAM_ALIAS_SIZE);
  387. memory_region_add_subregion(get_system_memory(), FSL_IMX6_OCRAM_ALIAS_ADDR,
  388. &s->ocram_alias);
  389. }
  390. static Property fsl_imx6_properties[] = {
  391. DEFINE_PROP_UINT32("fec-phy-num", FslIMX6State, phy_num, 0),
  392. DEFINE_PROP_END_OF_LIST(),
  393. };
  394. static void fsl_imx6_class_init(ObjectClass *oc, void *data)
  395. {
  396. DeviceClass *dc = DEVICE_CLASS(oc);
  397. device_class_set_props(dc, fsl_imx6_properties);
  398. dc->realize = fsl_imx6_realize;
  399. dc->desc = "i.MX6 SOC";
  400. /* Reason: Uses serial_hd() in the realize() function */
  401. dc->user_creatable = false;
  402. }
  403. static const TypeInfo fsl_imx6_type_info = {
  404. .name = TYPE_FSL_IMX6,
  405. .parent = TYPE_DEVICE,
  406. .instance_size = sizeof(FslIMX6State),
  407. .instance_init = fsl_imx6_init,
  408. .class_init = fsl_imx6_class_init,
  409. };
  410. static void fsl_imx6_register_types(void)
  411. {
  412. type_register_static(&fsl_imx6_type_info);
  413. }
  414. type_init(fsl_imx6_register_types)