fsl-imx25.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351
  1. /*
  2. * Copyright (c) 2013 Jean-Christophe Dubois <jcd@tribudubois.net>
  3. *
  4. * i.MX25 SOC emulation.
  5. *
  6. * Based on hw/arm/xlnx-zynqmp.c
  7. *
  8. * Copyright (C) 2015 Xilinx Inc
  9. * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the
  13. * Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but WITHOUT
  17. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  18. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  19. * for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License along
  22. * with this program; if not, see <http://www.gnu.org/licenses/>.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "qapi/error.h"
  26. #include "cpu.h"
  27. #include "hw/arm/fsl-imx25.h"
  28. #include "sysemu/sysemu.h"
  29. #include "exec/address-spaces.h"
  30. #include "hw/qdev-properties.h"
  31. #include "chardev/char.h"
  32. #define IMX25_ESDHC_CAPABILITIES 0x07e20000
  33. static void fsl_imx25_init(Object *obj)
  34. {
  35. FslIMX25State *s = FSL_IMX25(obj);
  36. int i;
  37. object_initialize_child(obj, "cpu", &s->cpu, ARM_CPU_TYPE_NAME("arm926"));
  38. object_initialize_child(obj, "avic", &s->avic, TYPE_IMX_AVIC);
  39. object_initialize_child(obj, "ccm", &s->ccm, TYPE_IMX25_CCM);
  40. for (i = 0; i < FSL_IMX25_NUM_UARTS; i++) {
  41. object_initialize_child(obj, "uart[*]", &s->uart[i], TYPE_IMX_SERIAL);
  42. }
  43. for (i = 0; i < FSL_IMX25_NUM_GPTS; i++) {
  44. object_initialize_child(obj, "gpt[*]", &s->gpt[i], TYPE_IMX25_GPT);
  45. }
  46. for (i = 0; i < FSL_IMX25_NUM_EPITS; i++) {
  47. object_initialize_child(obj, "epit[*]", &s->epit[i], TYPE_IMX_EPIT);
  48. }
  49. object_initialize_child(obj, "fec", &s->fec, TYPE_IMX_FEC);
  50. object_initialize_child(obj, "rngc", &s->rngc, TYPE_IMX_RNGC);
  51. for (i = 0; i < FSL_IMX25_NUM_I2CS; i++) {
  52. object_initialize_child(obj, "i2c[*]", &s->i2c[i], TYPE_IMX_I2C);
  53. }
  54. for (i = 0; i < FSL_IMX25_NUM_GPIOS; i++) {
  55. object_initialize_child(obj, "gpio[*]", &s->gpio[i], TYPE_IMX_GPIO);
  56. }
  57. for (i = 0; i < FSL_IMX25_NUM_ESDHCS; i++) {
  58. object_initialize_child(obj, "sdhc[*]", &s->esdhc[i], TYPE_IMX_USDHC);
  59. }
  60. for (i = 0; i < FSL_IMX25_NUM_USBS; i++) {
  61. object_initialize_child(obj, "usb[*]", &s->usb[i], TYPE_CHIPIDEA);
  62. }
  63. object_initialize_child(obj, "wdt", &s->wdt, TYPE_IMX2_WDT);
  64. }
  65. static void fsl_imx25_realize(DeviceState *dev, Error **errp)
  66. {
  67. FslIMX25State *s = FSL_IMX25(dev);
  68. uint8_t i;
  69. Error *err = NULL;
  70. if (!qdev_realize(DEVICE(&s->cpu), NULL, errp)) {
  71. return;
  72. }
  73. if (!sysbus_realize(SYS_BUS_DEVICE(&s->avic), errp)) {
  74. return;
  75. }
  76. sysbus_mmio_map(SYS_BUS_DEVICE(&s->avic), 0, FSL_IMX25_AVIC_ADDR);
  77. sysbus_connect_irq(SYS_BUS_DEVICE(&s->avic), 0,
  78. qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_IRQ));
  79. sysbus_connect_irq(SYS_BUS_DEVICE(&s->avic), 1,
  80. qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_FIQ));
  81. if (!sysbus_realize(SYS_BUS_DEVICE(&s->ccm), errp)) {
  82. return;
  83. }
  84. sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, FSL_IMX25_CCM_ADDR);
  85. /* Initialize all UARTs */
  86. for (i = 0; i < FSL_IMX25_NUM_UARTS; i++) {
  87. static const struct {
  88. hwaddr addr;
  89. unsigned int irq;
  90. } serial_table[FSL_IMX25_NUM_UARTS] = {
  91. { FSL_IMX25_UART1_ADDR, FSL_IMX25_UART1_IRQ },
  92. { FSL_IMX25_UART2_ADDR, FSL_IMX25_UART2_IRQ },
  93. { FSL_IMX25_UART3_ADDR, FSL_IMX25_UART3_IRQ },
  94. { FSL_IMX25_UART4_ADDR, FSL_IMX25_UART4_IRQ },
  95. { FSL_IMX25_UART5_ADDR, FSL_IMX25_UART5_IRQ }
  96. };
  97. qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i));
  98. if (!sysbus_realize(SYS_BUS_DEVICE(&s->uart[i]), errp)) {
  99. return;
  100. }
  101. sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, serial_table[i].addr);
  102. sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0,
  103. qdev_get_gpio_in(DEVICE(&s->avic),
  104. serial_table[i].irq));
  105. }
  106. /* Initialize all GPT timers */
  107. for (i = 0; i < FSL_IMX25_NUM_GPTS; i++) {
  108. static const struct {
  109. hwaddr addr;
  110. unsigned int irq;
  111. } gpt_table[FSL_IMX25_NUM_GPTS] = {
  112. { FSL_IMX25_GPT1_ADDR, FSL_IMX25_GPT1_IRQ },
  113. { FSL_IMX25_GPT2_ADDR, FSL_IMX25_GPT2_IRQ },
  114. { FSL_IMX25_GPT3_ADDR, FSL_IMX25_GPT3_IRQ },
  115. { FSL_IMX25_GPT4_ADDR, FSL_IMX25_GPT4_IRQ }
  116. };
  117. s->gpt[i].ccm = IMX_CCM(&s->ccm);
  118. if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpt[i]), errp)) {
  119. return;
  120. }
  121. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpt[i]), 0, gpt_table[i].addr);
  122. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpt[i]), 0,
  123. qdev_get_gpio_in(DEVICE(&s->avic),
  124. gpt_table[i].irq));
  125. }
  126. /* Initialize all EPIT timers */
  127. for (i = 0; i < FSL_IMX25_NUM_EPITS; i++) {
  128. static const struct {
  129. hwaddr addr;
  130. unsigned int irq;
  131. } epit_table[FSL_IMX25_NUM_EPITS] = {
  132. { FSL_IMX25_EPIT1_ADDR, FSL_IMX25_EPIT1_IRQ },
  133. { FSL_IMX25_EPIT2_ADDR, FSL_IMX25_EPIT2_IRQ }
  134. };
  135. s->epit[i].ccm = IMX_CCM(&s->ccm);
  136. if (!sysbus_realize(SYS_BUS_DEVICE(&s->epit[i]), errp)) {
  137. return;
  138. }
  139. sysbus_mmio_map(SYS_BUS_DEVICE(&s->epit[i]), 0, epit_table[i].addr);
  140. sysbus_connect_irq(SYS_BUS_DEVICE(&s->epit[i]), 0,
  141. qdev_get_gpio_in(DEVICE(&s->avic),
  142. epit_table[i].irq));
  143. }
  144. object_property_set_uint(OBJECT(&s->fec), "phy-num", s->phy_num, &err);
  145. qdev_set_nic_properties(DEVICE(&s->fec), &nd_table[0]);
  146. if (!sysbus_realize(SYS_BUS_DEVICE(&s->fec), errp)) {
  147. return;
  148. }
  149. sysbus_mmio_map(SYS_BUS_DEVICE(&s->fec), 0, FSL_IMX25_FEC_ADDR);
  150. sysbus_connect_irq(SYS_BUS_DEVICE(&s->fec), 0,
  151. qdev_get_gpio_in(DEVICE(&s->avic), FSL_IMX25_FEC_IRQ));
  152. if (!sysbus_realize(SYS_BUS_DEVICE(&s->rngc), errp)) {
  153. return;
  154. }
  155. sysbus_mmio_map(SYS_BUS_DEVICE(&s->rngc), 0, FSL_IMX25_RNGC_ADDR);
  156. sysbus_connect_irq(SYS_BUS_DEVICE(&s->rngc), 0,
  157. qdev_get_gpio_in(DEVICE(&s->avic), FSL_IMX25_RNGC_IRQ));
  158. /* Initialize all I2C */
  159. for (i = 0; i < FSL_IMX25_NUM_I2CS; i++) {
  160. static const struct {
  161. hwaddr addr;
  162. unsigned int irq;
  163. } i2c_table[FSL_IMX25_NUM_I2CS] = {
  164. { FSL_IMX25_I2C1_ADDR, FSL_IMX25_I2C1_IRQ },
  165. { FSL_IMX25_I2C2_ADDR, FSL_IMX25_I2C2_IRQ },
  166. { FSL_IMX25_I2C3_ADDR, FSL_IMX25_I2C3_IRQ }
  167. };
  168. if (!sysbus_realize(SYS_BUS_DEVICE(&s->i2c[i]), errp)) {
  169. return;
  170. }
  171. sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c[i]), 0, i2c_table[i].addr);
  172. sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c[i]), 0,
  173. qdev_get_gpio_in(DEVICE(&s->avic),
  174. i2c_table[i].irq));
  175. }
  176. /* Initialize all GPIOs */
  177. for (i = 0; i < FSL_IMX25_NUM_GPIOS; i++) {
  178. static const struct {
  179. hwaddr addr;
  180. unsigned int irq;
  181. } gpio_table[FSL_IMX25_NUM_GPIOS] = {
  182. { FSL_IMX25_GPIO1_ADDR, FSL_IMX25_GPIO1_IRQ },
  183. { FSL_IMX25_GPIO2_ADDR, FSL_IMX25_GPIO2_IRQ },
  184. { FSL_IMX25_GPIO3_ADDR, FSL_IMX25_GPIO3_IRQ },
  185. { FSL_IMX25_GPIO4_ADDR, FSL_IMX25_GPIO4_IRQ }
  186. };
  187. if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio[i]), errp)) {
  188. return;
  189. }
  190. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0, gpio_table[i].addr);
  191. /* Connect GPIO IRQ to PIC */
  192. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 0,
  193. qdev_get_gpio_in(DEVICE(&s->avic),
  194. gpio_table[i].irq));
  195. }
  196. /* Initialize all SDHC */
  197. for (i = 0; i < FSL_IMX25_NUM_ESDHCS; i++) {
  198. static const struct {
  199. hwaddr addr;
  200. unsigned int irq;
  201. } esdhc_table[FSL_IMX25_NUM_ESDHCS] = {
  202. { FSL_IMX25_ESDHC1_ADDR, FSL_IMX25_ESDHC1_IRQ },
  203. { FSL_IMX25_ESDHC2_ADDR, FSL_IMX25_ESDHC2_IRQ },
  204. };
  205. object_property_set_uint(OBJECT(&s->esdhc[i]), "sd-spec-version", 2,
  206. &error_abort);
  207. object_property_set_uint(OBJECT(&s->esdhc[i]), "capareg",
  208. IMX25_ESDHC_CAPABILITIES, &error_abort);
  209. object_property_set_uint(OBJECT(&s->esdhc[i]), "vendor",
  210. SDHCI_VENDOR_IMX, &error_abort);
  211. if (!sysbus_realize(SYS_BUS_DEVICE(&s->esdhc[i]), errp)) {
  212. return;
  213. }
  214. sysbus_mmio_map(SYS_BUS_DEVICE(&s->esdhc[i]), 0, esdhc_table[i].addr);
  215. sysbus_connect_irq(SYS_BUS_DEVICE(&s->esdhc[i]), 0,
  216. qdev_get_gpio_in(DEVICE(&s->avic),
  217. esdhc_table[i].irq));
  218. }
  219. /* USB */
  220. for (i = 0; i < FSL_IMX25_NUM_USBS; i++) {
  221. static const struct {
  222. hwaddr addr;
  223. unsigned int irq;
  224. } usb_table[FSL_IMX25_NUM_USBS] = {
  225. { FSL_IMX25_USB1_ADDR, FSL_IMX25_USB1_IRQ },
  226. { FSL_IMX25_USB2_ADDR, FSL_IMX25_USB2_IRQ },
  227. };
  228. sysbus_realize(SYS_BUS_DEVICE(&s->usb[i]), &error_abort);
  229. sysbus_mmio_map(SYS_BUS_DEVICE(&s->usb[i]), 0, usb_table[i].addr);
  230. sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i]), 0,
  231. qdev_get_gpio_in(DEVICE(&s->avic),
  232. usb_table[i].irq));
  233. }
  234. /* Watchdog */
  235. object_property_set_bool(OBJECT(&s->wdt), "pretimeout-support", true,
  236. &error_abort);
  237. sysbus_realize(SYS_BUS_DEVICE(&s->wdt), &error_abort);
  238. sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt), 0, FSL_IMX25_WDT_ADDR);
  239. sysbus_connect_irq(SYS_BUS_DEVICE(&s->wdt), 0,
  240. qdev_get_gpio_in(DEVICE(&s->avic),
  241. FSL_IMX25_WDT_IRQ));
  242. /* initialize 2 x 16 KB ROM */
  243. memory_region_init_rom(&s->rom[0], OBJECT(dev), "imx25.rom0",
  244. FSL_IMX25_ROM0_SIZE, &err);
  245. if (err) {
  246. error_propagate(errp, err);
  247. return;
  248. }
  249. memory_region_add_subregion(get_system_memory(), FSL_IMX25_ROM0_ADDR,
  250. &s->rom[0]);
  251. memory_region_init_rom(&s->rom[1], OBJECT(dev), "imx25.rom1",
  252. FSL_IMX25_ROM1_SIZE, &err);
  253. if (err) {
  254. error_propagate(errp, err);
  255. return;
  256. }
  257. memory_region_add_subregion(get_system_memory(), FSL_IMX25_ROM1_ADDR,
  258. &s->rom[1]);
  259. /* initialize internal RAM (128 KB) */
  260. memory_region_init_ram(&s->iram, NULL, "imx25.iram", FSL_IMX25_IRAM_SIZE,
  261. &err);
  262. if (err) {
  263. error_propagate(errp, err);
  264. return;
  265. }
  266. memory_region_add_subregion(get_system_memory(), FSL_IMX25_IRAM_ADDR,
  267. &s->iram);
  268. /* internal RAM (128 KB) is aliased over 128 MB - 128 KB */
  269. memory_region_init_alias(&s->iram_alias, OBJECT(dev), "imx25.iram_alias",
  270. &s->iram, 0, FSL_IMX25_IRAM_ALIAS_SIZE);
  271. memory_region_add_subregion(get_system_memory(), FSL_IMX25_IRAM_ALIAS_ADDR,
  272. &s->iram_alias);
  273. }
  274. static Property fsl_imx25_properties[] = {
  275. DEFINE_PROP_UINT32("fec-phy-num", FslIMX25State, phy_num, 0),
  276. DEFINE_PROP_END_OF_LIST(),
  277. };
  278. static void fsl_imx25_class_init(ObjectClass *oc, void *data)
  279. {
  280. DeviceClass *dc = DEVICE_CLASS(oc);
  281. device_class_set_props(dc, fsl_imx25_properties);
  282. dc->realize = fsl_imx25_realize;
  283. dc->desc = "i.MX25 SOC";
  284. /*
  285. * Reason: uses serial_hds in realize and the imx25 board does not
  286. * support multiple CPUs
  287. */
  288. dc->user_creatable = false;
  289. }
  290. static const TypeInfo fsl_imx25_type_info = {
  291. .name = TYPE_FSL_IMX25,
  292. .parent = TYPE_DEVICE,
  293. .instance_size = sizeof(FslIMX25State),
  294. .instance_init = fsl_imx25_init,
  295. .class_init = fsl_imx25_class_init,
  296. };
  297. static void fsl_imx25_register_types(void)
  298. {
  299. type_register_static(&fsl_imx25_type_info);
  300. }
  301. type_init(fsl_imx25_register_types)