bcm2836.c 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188
  1. /*
  2. * Raspberry Pi emulation (c) 2012 Gregory Estrade
  3. * Upstreaming code cleanup [including bcm2835_*] (c) 2013 Jan Petrous
  4. *
  5. * Rasperry Pi 2 emulation and refactoring Copyright (c) 2015, Microsoft
  6. * Written by Andrew Baumann
  7. *
  8. * This work is licensed under the terms of the GNU GPL, version 2 or later.
  9. * See the COPYING file in the top-level directory.
  10. */
  11. #include "qemu/osdep.h"
  12. #include "qapi/error.h"
  13. #include "qemu/module.h"
  14. #include "cpu.h"
  15. #include "hw/arm/bcm2836.h"
  16. #include "hw/arm/raspi_platform.h"
  17. #include "hw/sysbus.h"
  18. struct BCM283XInfo {
  19. const char *name;
  20. const char *cpu_type;
  21. hwaddr peri_base; /* Peripheral base address seen by the CPU */
  22. hwaddr ctrl_base; /* Interrupt controller and mailboxes etc. */
  23. int clusterid;
  24. };
  25. static const BCM283XInfo bcm283x_socs[] = {
  26. {
  27. .name = TYPE_BCM2836,
  28. .cpu_type = ARM_CPU_TYPE_NAME("cortex-a7"),
  29. .peri_base = 0x3f000000,
  30. .ctrl_base = 0x40000000,
  31. .clusterid = 0xf,
  32. },
  33. #ifdef TARGET_AARCH64
  34. {
  35. .name = TYPE_BCM2837,
  36. .cpu_type = ARM_CPU_TYPE_NAME("cortex-a53"),
  37. .peri_base = 0x3f000000,
  38. .ctrl_base = 0x40000000,
  39. .clusterid = 0x0,
  40. },
  41. #endif
  42. };
  43. static void bcm2836_init(Object *obj)
  44. {
  45. BCM283XState *s = BCM283X(obj);
  46. BCM283XClass *bc = BCM283X_GET_CLASS(obj);
  47. const BCM283XInfo *info = bc->info;
  48. int n;
  49. for (n = 0; n < BCM283X_NCPUS; n++) {
  50. object_initialize_child(obj, "cpu[*]", &s->cpu[n].core,
  51. info->cpu_type);
  52. }
  53. object_initialize_child(obj, "control", &s->control, TYPE_BCM2836_CONTROL);
  54. object_initialize_child(obj, "peripherals", &s->peripherals,
  55. TYPE_BCM2835_PERIPHERALS);
  56. object_property_add_alias(obj, "board-rev", OBJECT(&s->peripherals),
  57. "board-rev");
  58. object_property_add_alias(obj, "vcram-size", OBJECT(&s->peripherals),
  59. "vcram-size");
  60. }
  61. static void bcm2836_realize(DeviceState *dev, Error **errp)
  62. {
  63. BCM283XState *s = BCM283X(dev);
  64. BCM283XClass *bc = BCM283X_GET_CLASS(dev);
  65. const BCM283XInfo *info = bc->info;
  66. Object *obj;
  67. int n;
  68. /* common peripherals from bcm2835 */
  69. obj = object_property_get_link(OBJECT(dev), "ram", &error_abort);
  70. object_property_add_const_link(OBJECT(&s->peripherals), "ram", obj);
  71. if (!sysbus_realize(SYS_BUS_DEVICE(&s->peripherals), errp)) {
  72. return;
  73. }
  74. object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->peripherals),
  75. "sd-bus");
  76. sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->peripherals), 0,
  77. info->peri_base, 1);
  78. /* bcm2836 interrupt controller (and mailboxes, etc.) */
  79. if (!sysbus_realize(SYS_BUS_DEVICE(&s->control), errp)) {
  80. return;
  81. }
  82. sysbus_mmio_map(SYS_BUS_DEVICE(&s->control), 0, info->ctrl_base);
  83. sysbus_connect_irq(SYS_BUS_DEVICE(&s->peripherals), 0,
  84. qdev_get_gpio_in_named(DEVICE(&s->control), "gpu-irq", 0));
  85. sysbus_connect_irq(SYS_BUS_DEVICE(&s->peripherals), 1,
  86. qdev_get_gpio_in_named(DEVICE(&s->control), "gpu-fiq", 0));
  87. for (n = 0; n < BCM283X_NCPUS; n++) {
  88. /* TODO: this should be converted to a property of ARM_CPU */
  89. s->cpu[n].core.mp_affinity = (info->clusterid << 8) | n;
  90. /* set periphbase/CBAR value for CPU-local registers */
  91. if (!object_property_set_int(OBJECT(&s->cpu[n].core), "reset-cbar",
  92. info->peri_base, errp)) {
  93. return;
  94. }
  95. /* start powered off if not enabled */
  96. if (!object_property_set_bool(OBJECT(&s->cpu[n].core),
  97. "start-powered-off",
  98. n >= s->enabled_cpus,
  99. errp)) {
  100. return;
  101. }
  102. if (!qdev_realize(DEVICE(&s->cpu[n].core), NULL, errp)) {
  103. return;
  104. }
  105. /* Connect irq/fiq outputs from the interrupt controller. */
  106. qdev_connect_gpio_out_named(DEVICE(&s->control), "irq", n,
  107. qdev_get_gpio_in(DEVICE(&s->cpu[n].core), ARM_CPU_IRQ));
  108. qdev_connect_gpio_out_named(DEVICE(&s->control), "fiq", n,
  109. qdev_get_gpio_in(DEVICE(&s->cpu[n].core), ARM_CPU_FIQ));
  110. /* Connect timers from the CPU to the interrupt controller */
  111. qdev_connect_gpio_out(DEVICE(&s->cpu[n].core), GTIMER_PHYS,
  112. qdev_get_gpio_in_named(DEVICE(&s->control), "cntpnsirq", n));
  113. qdev_connect_gpio_out(DEVICE(&s->cpu[n].core), GTIMER_VIRT,
  114. qdev_get_gpio_in_named(DEVICE(&s->control), "cntvirq", n));
  115. qdev_connect_gpio_out(DEVICE(&s->cpu[n].core), GTIMER_HYP,
  116. qdev_get_gpio_in_named(DEVICE(&s->control), "cnthpirq", n));
  117. qdev_connect_gpio_out(DEVICE(&s->cpu[n].core), GTIMER_SEC,
  118. qdev_get_gpio_in_named(DEVICE(&s->control), "cntpsirq", n));
  119. }
  120. }
  121. static Property bcm2836_props[] = {
  122. DEFINE_PROP_UINT32("enabled-cpus", BCM283XState, enabled_cpus,
  123. BCM283X_NCPUS),
  124. DEFINE_PROP_END_OF_LIST()
  125. };
  126. static void bcm283x_class_init(ObjectClass *oc, void *data)
  127. {
  128. DeviceClass *dc = DEVICE_CLASS(oc);
  129. BCM283XClass *bc = BCM283X_CLASS(oc);
  130. bc->info = data;
  131. dc->realize = bcm2836_realize;
  132. device_class_set_props(dc, bcm2836_props);
  133. /* Reason: Must be wired up in code (see raspi_init() function) */
  134. dc->user_creatable = false;
  135. }
  136. static const TypeInfo bcm283x_type_info = {
  137. .name = TYPE_BCM283X,
  138. .parent = TYPE_DEVICE,
  139. .instance_size = sizeof(BCM283XState),
  140. .instance_init = bcm2836_init,
  141. .class_size = sizeof(BCM283XClass),
  142. .abstract = true,
  143. };
  144. static void bcm2836_register_types(void)
  145. {
  146. int i;
  147. type_register_static(&bcm283x_type_info);
  148. for (i = 0; i < ARRAY_SIZE(bcm283x_socs); i++) {
  149. TypeInfo ti = {
  150. .name = bcm283x_socs[i].name,
  151. .parent = TYPE_BCM283X,
  152. .class_init = bcm283x_class_init,
  153. .class_data = (void *) &bcm283x_socs[i],
  154. };
  155. type_register(&ti);
  156. }
  157. }
  158. type_init(bcm2836_register_types)