allwinner-h3.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455
  1. /*
  2. * Allwinner H3 System on Chip emulation
  3. *
  4. * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com>
  5. *
  6. * This program is free software: you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation, either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include "qemu/osdep.h"
  20. #include "exec/address-spaces.h"
  21. #include "qapi/error.h"
  22. #include "qemu/error-report.h"
  23. #include "qemu/module.h"
  24. #include "qemu/units.h"
  25. #include "hw/qdev-core.h"
  26. #include "cpu.h"
  27. #include "hw/sysbus.h"
  28. #include "hw/char/serial.h"
  29. #include "hw/misc/unimp.h"
  30. #include "hw/usb/hcd-ehci.h"
  31. #include "hw/loader.h"
  32. #include "sysemu/sysemu.h"
  33. #include "hw/arm/allwinner-h3.h"
  34. /* Memory map */
  35. const hwaddr allwinner_h3_memmap[] = {
  36. [AW_H3_SRAM_A1] = 0x00000000,
  37. [AW_H3_SRAM_A2] = 0x00044000,
  38. [AW_H3_SRAM_C] = 0x00010000,
  39. [AW_H3_SYSCTRL] = 0x01c00000,
  40. [AW_H3_MMC0] = 0x01c0f000,
  41. [AW_H3_SID] = 0x01c14000,
  42. [AW_H3_EHCI0] = 0x01c1a000,
  43. [AW_H3_OHCI0] = 0x01c1a400,
  44. [AW_H3_EHCI1] = 0x01c1b000,
  45. [AW_H3_OHCI1] = 0x01c1b400,
  46. [AW_H3_EHCI2] = 0x01c1c000,
  47. [AW_H3_OHCI2] = 0x01c1c400,
  48. [AW_H3_EHCI3] = 0x01c1d000,
  49. [AW_H3_OHCI3] = 0x01c1d400,
  50. [AW_H3_CCU] = 0x01c20000,
  51. [AW_H3_PIT] = 0x01c20c00,
  52. [AW_H3_UART0] = 0x01c28000,
  53. [AW_H3_UART1] = 0x01c28400,
  54. [AW_H3_UART2] = 0x01c28800,
  55. [AW_H3_UART3] = 0x01c28c00,
  56. [AW_H3_EMAC] = 0x01c30000,
  57. [AW_H3_DRAMCOM] = 0x01c62000,
  58. [AW_H3_DRAMCTL] = 0x01c63000,
  59. [AW_H3_DRAMPHY] = 0x01c65000,
  60. [AW_H3_GIC_DIST] = 0x01c81000,
  61. [AW_H3_GIC_CPU] = 0x01c82000,
  62. [AW_H3_GIC_HYP] = 0x01c84000,
  63. [AW_H3_GIC_VCPU] = 0x01c86000,
  64. [AW_H3_RTC] = 0x01f00000,
  65. [AW_H3_CPUCFG] = 0x01f01c00,
  66. [AW_H3_SDRAM] = 0x40000000
  67. };
  68. /* List of unimplemented devices */
  69. struct AwH3Unimplemented {
  70. const char *device_name;
  71. hwaddr base;
  72. hwaddr size;
  73. } unimplemented[] = {
  74. { "d-engine", 0x01000000, 4 * MiB },
  75. { "d-inter", 0x01400000, 128 * KiB },
  76. { "dma", 0x01c02000, 4 * KiB },
  77. { "nfdc", 0x01c03000, 4 * KiB },
  78. { "ts", 0x01c06000, 4 * KiB },
  79. { "keymem", 0x01c0b000, 4 * KiB },
  80. { "lcd0", 0x01c0c000, 4 * KiB },
  81. { "lcd1", 0x01c0d000, 4 * KiB },
  82. { "ve", 0x01c0e000, 4 * KiB },
  83. { "mmc1", 0x01c10000, 4 * KiB },
  84. { "mmc2", 0x01c11000, 4 * KiB },
  85. { "crypto", 0x01c15000, 4 * KiB },
  86. { "msgbox", 0x01c17000, 4 * KiB },
  87. { "spinlock", 0x01c18000, 4 * KiB },
  88. { "usb0-otg", 0x01c19000, 4 * KiB },
  89. { "usb0-phy", 0x01c1a000, 4 * KiB },
  90. { "usb1-phy", 0x01c1b000, 4 * KiB },
  91. { "usb2-phy", 0x01c1c000, 4 * KiB },
  92. { "usb3-phy", 0x01c1d000, 4 * KiB },
  93. { "smc", 0x01c1e000, 4 * KiB },
  94. { "pio", 0x01c20800, 1 * KiB },
  95. { "owa", 0x01c21000, 1 * KiB },
  96. { "pwm", 0x01c21400, 1 * KiB },
  97. { "keyadc", 0x01c21800, 1 * KiB },
  98. { "pcm0", 0x01c22000, 1 * KiB },
  99. { "pcm1", 0x01c22400, 1 * KiB },
  100. { "pcm2", 0x01c22800, 1 * KiB },
  101. { "audio", 0x01c22c00, 2 * KiB },
  102. { "smta", 0x01c23400, 1 * KiB },
  103. { "ths", 0x01c25000, 1 * KiB },
  104. { "uart0", 0x01c28000, 1 * KiB },
  105. { "uart1", 0x01c28400, 1 * KiB },
  106. { "uart2", 0x01c28800, 1 * KiB },
  107. { "uart3", 0x01c28c00, 1 * KiB },
  108. { "twi0", 0x01c2ac00, 1 * KiB },
  109. { "twi1", 0x01c2b000, 1 * KiB },
  110. { "twi2", 0x01c2b400, 1 * KiB },
  111. { "scr", 0x01c2c400, 1 * KiB },
  112. { "gpu", 0x01c40000, 64 * KiB },
  113. { "hstmr", 0x01c60000, 4 * KiB },
  114. { "spi0", 0x01c68000, 4 * KiB },
  115. { "spi1", 0x01c69000, 4 * KiB },
  116. { "csi", 0x01cb0000, 320 * KiB },
  117. { "tve", 0x01e00000, 64 * KiB },
  118. { "hdmi", 0x01ee0000, 128 * KiB },
  119. { "r_timer", 0x01f00800, 1 * KiB },
  120. { "r_intc", 0x01f00c00, 1 * KiB },
  121. { "r_wdog", 0x01f01000, 1 * KiB },
  122. { "r_prcm", 0x01f01400, 1 * KiB },
  123. { "r_twd", 0x01f01800, 1 * KiB },
  124. { "r_cir-rx", 0x01f02000, 1 * KiB },
  125. { "r_twi", 0x01f02400, 1 * KiB },
  126. { "r_uart", 0x01f02800, 1 * KiB },
  127. { "r_pio", 0x01f02c00, 1 * KiB },
  128. { "r_pwm", 0x01f03800, 1 * KiB },
  129. { "core-dbg", 0x3f500000, 128 * KiB },
  130. { "tsgen-ro", 0x3f506000, 4 * KiB },
  131. { "tsgen-ctl", 0x3f507000, 4 * KiB },
  132. { "ddr-mem", 0x40000000, 2 * GiB },
  133. { "n-brom", 0xffff0000, 32 * KiB },
  134. { "s-brom", 0xffff0000, 64 * KiB }
  135. };
  136. /* Per Processor Interrupts */
  137. enum {
  138. AW_H3_GIC_PPI_MAINT = 9,
  139. AW_H3_GIC_PPI_HYPTIMER = 10,
  140. AW_H3_GIC_PPI_VIRTTIMER = 11,
  141. AW_H3_GIC_PPI_SECTIMER = 13,
  142. AW_H3_GIC_PPI_PHYSTIMER = 14
  143. };
  144. /* Shared Processor Interrupts */
  145. enum {
  146. AW_H3_GIC_SPI_UART0 = 0,
  147. AW_H3_GIC_SPI_UART1 = 1,
  148. AW_H3_GIC_SPI_UART2 = 2,
  149. AW_H3_GIC_SPI_UART3 = 3,
  150. AW_H3_GIC_SPI_TIMER0 = 18,
  151. AW_H3_GIC_SPI_TIMER1 = 19,
  152. AW_H3_GIC_SPI_MMC0 = 60,
  153. AW_H3_GIC_SPI_EHCI0 = 72,
  154. AW_H3_GIC_SPI_OHCI0 = 73,
  155. AW_H3_GIC_SPI_EHCI1 = 74,
  156. AW_H3_GIC_SPI_OHCI1 = 75,
  157. AW_H3_GIC_SPI_EHCI2 = 76,
  158. AW_H3_GIC_SPI_OHCI2 = 77,
  159. AW_H3_GIC_SPI_EHCI3 = 78,
  160. AW_H3_GIC_SPI_OHCI3 = 79,
  161. AW_H3_GIC_SPI_EMAC = 82
  162. };
  163. /* Allwinner H3 general constants */
  164. enum {
  165. AW_H3_GIC_NUM_SPI = 128
  166. };
  167. void allwinner_h3_bootrom_setup(AwH3State *s, BlockBackend *blk)
  168. {
  169. const int64_t rom_size = 32 * KiB;
  170. g_autofree uint8_t *buffer = g_new0(uint8_t, rom_size);
  171. if (blk_pread(blk, 8 * KiB, buffer, rom_size) < 0) {
  172. error_setg(&error_fatal, "%s: failed to read BlockBackend data",
  173. __func__);
  174. return;
  175. }
  176. rom_add_blob("allwinner-h3.bootrom", buffer, rom_size,
  177. rom_size, s->memmap[AW_H3_SRAM_A1],
  178. NULL, NULL, NULL, NULL, false);
  179. }
  180. static void allwinner_h3_init(Object *obj)
  181. {
  182. AwH3State *s = AW_H3(obj);
  183. s->memmap = allwinner_h3_memmap;
  184. for (int i = 0; i < AW_H3_NUM_CPUS; i++) {
  185. object_initialize_child(obj, "cpu[*]", &s->cpus[i],
  186. ARM_CPU_TYPE_NAME("cortex-a7"));
  187. }
  188. object_initialize_child(obj, "gic", &s->gic, TYPE_ARM_GIC);
  189. object_initialize_child(obj, "timer", &s->timer, TYPE_AW_A10_PIT);
  190. object_property_add_alias(obj, "clk0-freq", OBJECT(&s->timer),
  191. "clk0-freq");
  192. object_property_add_alias(obj, "clk1-freq", OBJECT(&s->timer),
  193. "clk1-freq");
  194. object_initialize_child(obj, "ccu", &s->ccu, TYPE_AW_H3_CCU);
  195. object_initialize_child(obj, "sysctrl", &s->sysctrl, TYPE_AW_H3_SYSCTRL);
  196. object_initialize_child(obj, "cpucfg", &s->cpucfg, TYPE_AW_CPUCFG);
  197. object_initialize_child(obj, "sid", &s->sid, TYPE_AW_SID);
  198. object_property_add_alias(obj, "identifier", OBJECT(&s->sid),
  199. "identifier");
  200. object_initialize_child(obj, "mmc0", &s->mmc0, TYPE_AW_SDHOST_SUN5I);
  201. object_initialize_child(obj, "emac", &s->emac, TYPE_AW_SUN8I_EMAC);
  202. object_initialize_child(obj, "dramc", &s->dramc, TYPE_AW_H3_DRAMC);
  203. object_property_add_alias(obj, "ram-addr", OBJECT(&s->dramc),
  204. "ram-addr");
  205. object_property_add_alias(obj, "ram-size", OBJECT(&s->dramc),
  206. "ram-size");
  207. object_initialize_child(obj, "rtc", &s->rtc, TYPE_AW_RTC_SUN6I);
  208. }
  209. static void allwinner_h3_realize(DeviceState *dev, Error **errp)
  210. {
  211. AwH3State *s = AW_H3(dev);
  212. unsigned i;
  213. /* CPUs */
  214. for (i = 0; i < AW_H3_NUM_CPUS; i++) {
  215. /* Provide Power State Coordination Interface */
  216. qdev_prop_set_int32(DEVICE(&s->cpus[i]), "psci-conduit",
  217. QEMU_PSCI_CONDUIT_HVC);
  218. /* Disable secondary CPUs */
  219. qdev_prop_set_bit(DEVICE(&s->cpus[i]), "start-powered-off",
  220. i > 0);
  221. /* All exception levels required */
  222. qdev_prop_set_bit(DEVICE(&s->cpus[i]), "has_el3", true);
  223. qdev_prop_set_bit(DEVICE(&s->cpus[i]), "has_el2", true);
  224. /* Mark realized */
  225. qdev_realize(DEVICE(&s->cpus[i]), NULL, &error_fatal);
  226. }
  227. /* Generic Interrupt Controller */
  228. qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", AW_H3_GIC_NUM_SPI +
  229. GIC_INTERNAL);
  230. qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2);
  231. qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", AW_H3_NUM_CPUS);
  232. qdev_prop_set_bit(DEVICE(&s->gic), "has-security-extensions", false);
  233. qdev_prop_set_bit(DEVICE(&s->gic), "has-virtualization-extensions", true);
  234. sysbus_realize(SYS_BUS_DEVICE(&s->gic), &error_fatal);
  235. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 0, s->memmap[AW_H3_GIC_DIST]);
  236. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 1, s->memmap[AW_H3_GIC_CPU]);
  237. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 2, s->memmap[AW_H3_GIC_HYP]);
  238. sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 3, s->memmap[AW_H3_GIC_VCPU]);
  239. /*
  240. * Wire the outputs from each CPU's generic timer and the GICv3
  241. * maintenance interrupt signal to the appropriate GIC PPI inputs,
  242. * and the GIC's IRQ/FIQ/VIRQ/VFIQ interrupt outputs to the CPU's inputs.
  243. */
  244. for (i = 0; i < AW_H3_NUM_CPUS; i++) {
  245. DeviceState *cpudev = DEVICE(&s->cpus[i]);
  246. int ppibase = AW_H3_GIC_NUM_SPI + i * GIC_INTERNAL + GIC_NR_SGIS;
  247. int irq;
  248. /*
  249. * Mapping from the output timer irq lines from the CPU to the
  250. * GIC PPI inputs used for this board.
  251. */
  252. const int timer_irq[] = {
  253. [GTIMER_PHYS] = AW_H3_GIC_PPI_PHYSTIMER,
  254. [GTIMER_VIRT] = AW_H3_GIC_PPI_VIRTTIMER,
  255. [GTIMER_HYP] = AW_H3_GIC_PPI_HYPTIMER,
  256. [GTIMER_SEC] = AW_H3_GIC_PPI_SECTIMER,
  257. };
  258. /* Connect CPU timer outputs to GIC PPI inputs */
  259. for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) {
  260. qdev_connect_gpio_out(cpudev, irq,
  261. qdev_get_gpio_in(DEVICE(&s->gic),
  262. ppibase + timer_irq[irq]));
  263. }
  264. /* Connect GIC outputs to CPU interrupt inputs */
  265. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i,
  266. qdev_get_gpio_in(cpudev, ARM_CPU_IRQ));
  267. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + AW_H3_NUM_CPUS,
  268. qdev_get_gpio_in(cpudev, ARM_CPU_FIQ));
  269. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (2 * AW_H3_NUM_CPUS),
  270. qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ));
  271. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (3 * AW_H3_NUM_CPUS),
  272. qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ));
  273. /* GIC maintenance signal */
  274. sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (4 * AW_H3_NUM_CPUS),
  275. qdev_get_gpio_in(DEVICE(&s->gic),
  276. ppibase + AW_H3_GIC_PPI_MAINT));
  277. }
  278. /* Timer */
  279. sysbus_realize(SYS_BUS_DEVICE(&s->timer), &error_fatal);
  280. sysbus_mmio_map(SYS_BUS_DEVICE(&s->timer), 0, s->memmap[AW_H3_PIT]);
  281. sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer), 0,
  282. qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TIMER0));
  283. sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer), 1,
  284. qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TIMER1));
  285. /* SRAM */
  286. memory_region_init_ram(&s->sram_a1, OBJECT(dev), "sram A1",
  287. 64 * KiB, &error_abort);
  288. memory_region_init_ram(&s->sram_a2, OBJECT(dev), "sram A2",
  289. 32 * KiB, &error_abort);
  290. memory_region_init_ram(&s->sram_c, OBJECT(dev), "sram C",
  291. 44 * KiB, &error_abort);
  292. memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_SRAM_A1],
  293. &s->sram_a1);
  294. memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_SRAM_A2],
  295. &s->sram_a2);
  296. memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_SRAM_C],
  297. &s->sram_c);
  298. /* Clock Control Unit */
  299. sysbus_realize(SYS_BUS_DEVICE(&s->ccu), &error_fatal);
  300. sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccu), 0, s->memmap[AW_H3_CCU]);
  301. /* System Control */
  302. sysbus_realize(SYS_BUS_DEVICE(&s->sysctrl), &error_fatal);
  303. sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctrl), 0, s->memmap[AW_H3_SYSCTRL]);
  304. /* CPU Configuration */
  305. sysbus_realize(SYS_BUS_DEVICE(&s->cpucfg), &error_fatal);
  306. sysbus_mmio_map(SYS_BUS_DEVICE(&s->cpucfg), 0, s->memmap[AW_H3_CPUCFG]);
  307. /* Security Identifier */
  308. sysbus_realize(SYS_BUS_DEVICE(&s->sid), &error_fatal);
  309. sysbus_mmio_map(SYS_BUS_DEVICE(&s->sid), 0, s->memmap[AW_H3_SID]);
  310. /* SD/MMC */
  311. sysbus_realize(SYS_BUS_DEVICE(&s->mmc0), &error_fatal);
  312. sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc0), 0, s->memmap[AW_H3_MMC0]);
  313. sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0,
  314. qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_MMC0));
  315. object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0),
  316. "sd-bus");
  317. /* EMAC */
  318. /* FIXME use qdev NIC properties instead of nd_table[] */
  319. if (nd_table[0].used) {
  320. qemu_check_nic_model(&nd_table[0], TYPE_AW_SUN8I_EMAC);
  321. qdev_set_nic_properties(DEVICE(&s->emac), &nd_table[0]);
  322. }
  323. sysbus_realize(SYS_BUS_DEVICE(&s->emac), &error_fatal);
  324. sysbus_mmio_map(SYS_BUS_DEVICE(&s->emac), 0, s->memmap[AW_H3_EMAC]);
  325. sysbus_connect_irq(SYS_BUS_DEVICE(&s->emac), 0,
  326. qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_EMAC));
  327. /* Universal Serial Bus */
  328. sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0],
  329. qdev_get_gpio_in(DEVICE(&s->gic),
  330. AW_H3_GIC_SPI_EHCI0));
  331. sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI1],
  332. qdev_get_gpio_in(DEVICE(&s->gic),
  333. AW_H3_GIC_SPI_EHCI1));
  334. sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI2],
  335. qdev_get_gpio_in(DEVICE(&s->gic),
  336. AW_H3_GIC_SPI_EHCI2));
  337. sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI3],
  338. qdev_get_gpio_in(DEVICE(&s->gic),
  339. AW_H3_GIC_SPI_EHCI3));
  340. sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI0],
  341. qdev_get_gpio_in(DEVICE(&s->gic),
  342. AW_H3_GIC_SPI_OHCI0));
  343. sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI1],
  344. qdev_get_gpio_in(DEVICE(&s->gic),
  345. AW_H3_GIC_SPI_OHCI1));
  346. sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI2],
  347. qdev_get_gpio_in(DEVICE(&s->gic),
  348. AW_H3_GIC_SPI_OHCI2));
  349. sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI3],
  350. qdev_get_gpio_in(DEVICE(&s->gic),
  351. AW_H3_GIC_SPI_OHCI3));
  352. /* UART0. For future clocktree API: All UARTS are connected to APB2_CLK. */
  353. serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART0], 2,
  354. qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART0),
  355. 115200, serial_hd(0), DEVICE_NATIVE_ENDIAN);
  356. /* UART1 */
  357. serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART1], 2,
  358. qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART1),
  359. 115200, serial_hd(1), DEVICE_NATIVE_ENDIAN);
  360. /* UART2 */
  361. serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART2], 2,
  362. qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART2),
  363. 115200, serial_hd(2), DEVICE_NATIVE_ENDIAN);
  364. /* UART3 */
  365. serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART3], 2,
  366. qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART3),
  367. 115200, serial_hd(3), DEVICE_NATIVE_ENDIAN);
  368. /* DRAMC */
  369. sysbus_realize(SYS_BUS_DEVICE(&s->dramc), &error_fatal);
  370. sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 0, s->memmap[AW_H3_DRAMCOM]);
  371. sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 1, s->memmap[AW_H3_DRAMCTL]);
  372. sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 2, s->memmap[AW_H3_DRAMPHY]);
  373. /* RTC */
  374. sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal);
  375. sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, s->memmap[AW_H3_RTC]);
  376. /* Unimplemented devices */
  377. for (i = 0; i < ARRAY_SIZE(unimplemented); i++) {
  378. create_unimplemented_device(unimplemented[i].device_name,
  379. unimplemented[i].base,
  380. unimplemented[i].size);
  381. }
  382. }
  383. static void allwinner_h3_class_init(ObjectClass *oc, void *data)
  384. {
  385. DeviceClass *dc = DEVICE_CLASS(oc);
  386. dc->realize = allwinner_h3_realize;
  387. /* Reason: uses serial_hd() in realize function */
  388. dc->user_creatable = false;
  389. }
  390. static const TypeInfo allwinner_h3_type_info = {
  391. .name = TYPE_AW_H3,
  392. .parent = TYPE_DEVICE,
  393. .instance_size = sizeof(AwH3State),
  394. .instance_init = allwinner_h3_init,
  395. .class_init = allwinner_h3_class_init,
  396. };
  397. static void allwinner_h3_register_types(void)
  398. {
  399. type_register_static(&allwinner_h3_type_info);
  400. }
  401. type_init(allwinner_h3_register_types)