allwinner-a10.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191
  1. /*
  2. * Allwinner A10 SoC emulation
  3. *
  4. * Copyright (C) 2013 Li Guang
  5. * Written by Li Guang <lig.fnst@cn.fujitsu.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  15. * for more details.
  16. */
  17. #include "qemu/osdep.h"
  18. #include "exec/address-spaces.h"
  19. #include "qapi/error.h"
  20. #include "qemu/module.h"
  21. #include "cpu.h"
  22. #include "hw/sysbus.h"
  23. #include "hw/arm/allwinner-a10.h"
  24. #include "hw/misc/unimp.h"
  25. #include "sysemu/sysemu.h"
  26. #include "hw/boards.h"
  27. #include "hw/usb/hcd-ohci.h"
  28. #define AW_A10_MMC0_BASE 0x01c0f000
  29. #define AW_A10_PIC_REG_BASE 0x01c20400
  30. #define AW_A10_PIT_REG_BASE 0x01c20c00
  31. #define AW_A10_UART0_REG_BASE 0x01c28000
  32. #define AW_A10_EMAC_BASE 0x01c0b000
  33. #define AW_A10_EHCI_BASE 0x01c14000
  34. #define AW_A10_OHCI_BASE 0x01c14400
  35. #define AW_A10_SATA_BASE 0x01c18000
  36. #define AW_A10_RTC_BASE 0x01c20d00
  37. static void aw_a10_init(Object *obj)
  38. {
  39. AwA10State *s = AW_A10(obj);
  40. object_initialize_child(obj, "cpu", &s->cpu,
  41. ARM_CPU_TYPE_NAME("cortex-a8"));
  42. object_initialize_child(obj, "intc", &s->intc, TYPE_AW_A10_PIC);
  43. object_initialize_child(obj, "timer", &s->timer, TYPE_AW_A10_PIT);
  44. object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC);
  45. object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI);
  46. if (machine_usb(current_machine)) {
  47. int i;
  48. for (i = 0; i < AW_A10_NUM_USB; i++) {
  49. object_initialize_child(obj, "ehci[*]", &s->ehci[i],
  50. TYPE_PLATFORM_EHCI);
  51. object_initialize_child(obj, "ohci[*]", &s->ohci[i],
  52. TYPE_SYSBUS_OHCI);
  53. }
  54. }
  55. object_initialize_child(obj, "mmc0", &s->mmc0, TYPE_AW_SDHOST_SUN4I);
  56. object_initialize_child(obj, "rtc", &s->rtc, TYPE_AW_RTC_SUN4I);
  57. }
  58. static void aw_a10_realize(DeviceState *dev, Error **errp)
  59. {
  60. AwA10State *s = AW_A10(dev);
  61. SysBusDevice *sysbusdev;
  62. if (!qdev_realize(DEVICE(&s->cpu), NULL, errp)) {
  63. return;
  64. }
  65. if (!sysbus_realize(SYS_BUS_DEVICE(&s->intc), errp)) {
  66. return;
  67. }
  68. sysbusdev = SYS_BUS_DEVICE(&s->intc);
  69. sysbus_mmio_map(sysbusdev, 0, AW_A10_PIC_REG_BASE);
  70. sysbus_connect_irq(sysbusdev, 0,
  71. qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_IRQ));
  72. sysbus_connect_irq(sysbusdev, 1,
  73. qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_FIQ));
  74. qdev_pass_gpios(DEVICE(&s->intc), dev, NULL);
  75. if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer), errp)) {
  76. return;
  77. }
  78. sysbusdev = SYS_BUS_DEVICE(&s->timer);
  79. sysbus_mmio_map(sysbusdev, 0, AW_A10_PIT_REG_BASE);
  80. sysbus_connect_irq(sysbusdev, 0, qdev_get_gpio_in(dev, 22));
  81. sysbus_connect_irq(sysbusdev, 1, qdev_get_gpio_in(dev, 23));
  82. sysbus_connect_irq(sysbusdev, 2, qdev_get_gpio_in(dev, 24));
  83. sysbus_connect_irq(sysbusdev, 3, qdev_get_gpio_in(dev, 25));
  84. sysbus_connect_irq(sysbusdev, 4, qdev_get_gpio_in(dev, 67));
  85. sysbus_connect_irq(sysbusdev, 5, qdev_get_gpio_in(dev, 68));
  86. memory_region_init_ram(&s->sram_a, OBJECT(dev), "sram A", 48 * KiB,
  87. &error_fatal);
  88. memory_region_add_subregion(get_system_memory(), 0x00000000, &s->sram_a);
  89. create_unimplemented_device("a10-sram-ctrl", 0x01c00000, 4 * KiB);
  90. /* FIXME use qdev NIC properties instead of nd_table[] */
  91. if (nd_table[0].used) {
  92. qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC);
  93. qdev_set_nic_properties(DEVICE(&s->emac), &nd_table[0]);
  94. }
  95. if (!sysbus_realize(SYS_BUS_DEVICE(&s->emac), errp)) {
  96. return;
  97. }
  98. sysbusdev = SYS_BUS_DEVICE(&s->emac);
  99. sysbus_mmio_map(sysbusdev, 0, AW_A10_EMAC_BASE);
  100. sysbus_connect_irq(sysbusdev, 0, qdev_get_gpio_in(dev, 55));
  101. if (!sysbus_realize(SYS_BUS_DEVICE(&s->sata), errp)) {
  102. return;
  103. }
  104. sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, AW_A10_SATA_BASE);
  105. sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, qdev_get_gpio_in(dev, 56));
  106. /* FIXME use a qdev chardev prop instead of serial_hd() */
  107. serial_mm_init(get_system_memory(), AW_A10_UART0_REG_BASE, 2,
  108. qdev_get_gpio_in(dev, 1),
  109. 115200, serial_hd(0), DEVICE_NATIVE_ENDIAN);
  110. if (machine_usb(current_machine)) {
  111. int i;
  112. for (i = 0; i < AW_A10_NUM_USB; i++) {
  113. char bus[16];
  114. sprintf(bus, "usb-bus.%d", i);
  115. object_property_set_bool(OBJECT(&s->ehci[i]), "companion-enable",
  116. true, &error_fatal);
  117. sysbus_realize(SYS_BUS_DEVICE(&s->ehci[i]), &error_fatal);
  118. sysbus_mmio_map(SYS_BUS_DEVICE(&s->ehci[i]), 0,
  119. AW_A10_EHCI_BASE + i * 0x8000);
  120. sysbus_connect_irq(SYS_BUS_DEVICE(&s->ehci[i]), 0,
  121. qdev_get_gpio_in(dev, 39 + i));
  122. object_property_set_str(OBJECT(&s->ohci[i]), "masterbus", bus,
  123. &error_fatal);
  124. sysbus_realize(SYS_BUS_DEVICE(&s->ohci[i]), &error_fatal);
  125. sysbus_mmio_map(SYS_BUS_DEVICE(&s->ohci[i]), 0,
  126. AW_A10_OHCI_BASE + i * 0x8000);
  127. sysbus_connect_irq(SYS_BUS_DEVICE(&s->ohci[i]), 0,
  128. qdev_get_gpio_in(dev, 64 + i));
  129. }
  130. }
  131. /* SD/MMC */
  132. sysbus_realize(SYS_BUS_DEVICE(&s->mmc0), &error_fatal);
  133. sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc0), 0, AW_A10_MMC0_BASE);
  134. sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0, qdev_get_gpio_in(dev, 32));
  135. object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0),
  136. "sd-bus");
  137. /* RTC */
  138. sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal);
  139. sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->rtc), 0, AW_A10_RTC_BASE, 10);
  140. }
  141. static void aw_a10_class_init(ObjectClass *oc, void *data)
  142. {
  143. DeviceClass *dc = DEVICE_CLASS(oc);
  144. dc->realize = aw_a10_realize;
  145. /* Reason: Uses serial_hds and nd_table in realize function */
  146. dc->user_creatable = false;
  147. }
  148. static const TypeInfo aw_a10_type_info = {
  149. .name = TYPE_AW_A10,
  150. .parent = TYPE_DEVICE,
  151. .instance_size = sizeof(AwA10State),
  152. .instance_init = aw_a10_init,
  153. .class_init = aw_a10_class_init,
  154. };
  155. static void aw_a10_register_types(void)
  156. {
  157. type_register_static(&aw_a10_type_info);
  158. }
  159. type_init(aw_a10_register_types)