piix4.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693
  1. /*
  2. * ACPI implementation
  3. *
  4. * Copyright (c) 2006 Fabrice Bellard
  5. *
  6. * This library is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU Lesser General Public
  8. * License version 2 as published by the Free Software Foundation.
  9. *
  10. * This library is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * Lesser General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU Lesser General Public
  16. * License along with this library; if not, see <http://www.gnu.org/licenses/>
  17. *
  18. * Contributions after 2012-01-13 are licensed under the terms of the
  19. * GNU GPL, version 2 or (at your option) any later version.
  20. */
  21. #include "qemu/osdep.h"
  22. #include "hw/i386/pc.h"
  23. #include "hw/southbridge/piix.h"
  24. #include "hw/irq.h"
  25. #include "hw/isa/apm.h"
  26. #include "hw/i2c/pm_smbus.h"
  27. #include "hw/pci/pci.h"
  28. #include "hw/qdev-properties.h"
  29. #include "hw/acpi/acpi.h"
  30. #include "sysemu/runstate.h"
  31. #include "sysemu/sysemu.h"
  32. #include "sysemu/xen.h"
  33. #include "qapi/error.h"
  34. #include "qemu/range.h"
  35. #include "exec/address-spaces.h"
  36. #include "hw/acpi/pcihp.h"
  37. #include "hw/acpi/cpu_hotplug.h"
  38. #include "hw/acpi/cpu.h"
  39. #include "hw/hotplug.h"
  40. #include "hw/mem/pc-dimm.h"
  41. #include "hw/mem/nvdimm.h"
  42. #include "hw/acpi/memory_hotplug.h"
  43. #include "hw/acpi/acpi_dev_interface.h"
  44. #include "migration/vmstate.h"
  45. #include "hw/core/cpu.h"
  46. #include "trace.h"
  47. #define GPE_BASE 0xafe0
  48. #define GPE_LEN 4
  49. struct pci_status {
  50. uint32_t up; /* deprecated, maintained for migration compatibility */
  51. uint32_t down;
  52. };
  53. typedef struct PIIX4PMState {
  54. /*< private >*/
  55. PCIDevice parent_obj;
  56. /*< public >*/
  57. MemoryRegion io;
  58. uint32_t io_base;
  59. MemoryRegion io_gpe;
  60. ACPIREGS ar;
  61. APMState apm;
  62. PMSMBus smb;
  63. uint32_t smb_io_base;
  64. qemu_irq irq;
  65. qemu_irq smi_irq;
  66. int smm_enabled;
  67. Notifier machine_ready;
  68. Notifier powerdown_notifier;
  69. AcpiPciHpState acpi_pci_hotplug;
  70. bool use_acpi_hotplug_bridge;
  71. uint8_t disable_s3;
  72. uint8_t disable_s4;
  73. uint8_t s4_val;
  74. bool cpu_hotplug_legacy;
  75. AcpiCpuHotplug gpe_cpu;
  76. CPUHotplugState cpuhp_state;
  77. MemHotplugState acpi_memory_hotplug;
  78. } PIIX4PMState;
  79. #define PIIX4_PM(obj) \
  80. OBJECT_CHECK(PIIX4PMState, (obj), TYPE_PIIX4_PM)
  81. static void piix4_acpi_system_hot_add_init(MemoryRegion *parent,
  82. PCIBus *bus, PIIX4PMState *s);
  83. #define ACPI_ENABLE 0xf1
  84. #define ACPI_DISABLE 0xf0
  85. static void pm_tmr_timer(ACPIREGS *ar)
  86. {
  87. PIIX4PMState *s = container_of(ar, PIIX4PMState, ar);
  88. acpi_update_sci(&s->ar, s->irq);
  89. }
  90. static void apm_ctrl_changed(uint32_t val, void *arg)
  91. {
  92. PIIX4PMState *s = arg;
  93. PCIDevice *d = PCI_DEVICE(s);
  94. /* ACPI specs 3.0, 4.7.2.5 */
  95. acpi_pm1_cnt_update(&s->ar, val == ACPI_ENABLE, val == ACPI_DISABLE);
  96. if (val == ACPI_ENABLE || val == ACPI_DISABLE) {
  97. return;
  98. }
  99. if (d->config[0x5b] & (1 << 1)) {
  100. if (s->smi_irq) {
  101. qemu_irq_raise(s->smi_irq);
  102. }
  103. }
  104. }
  105. static void pm_io_space_update(PIIX4PMState *s)
  106. {
  107. PCIDevice *d = PCI_DEVICE(s);
  108. s->io_base = le32_to_cpu(*(uint32_t *)(d->config + 0x40));
  109. s->io_base &= 0xffc0;
  110. memory_region_transaction_begin();
  111. memory_region_set_enabled(&s->io, d->config[0x80] & 1);
  112. memory_region_set_address(&s->io, s->io_base);
  113. memory_region_transaction_commit();
  114. }
  115. static void smbus_io_space_update(PIIX4PMState *s)
  116. {
  117. PCIDevice *d = PCI_DEVICE(s);
  118. s->smb_io_base = le32_to_cpu(*(uint32_t *)(d->config + 0x90));
  119. s->smb_io_base &= 0xffc0;
  120. memory_region_transaction_begin();
  121. memory_region_set_enabled(&s->smb.io, d->config[0xd2] & 1);
  122. memory_region_set_address(&s->smb.io, s->smb_io_base);
  123. memory_region_transaction_commit();
  124. }
  125. static void pm_write_config(PCIDevice *d,
  126. uint32_t address, uint32_t val, int len)
  127. {
  128. pci_default_write_config(d, address, val, len);
  129. if (range_covers_byte(address, len, 0x80) ||
  130. ranges_overlap(address, len, 0x40, 4)) {
  131. pm_io_space_update((PIIX4PMState *)d);
  132. }
  133. if (range_covers_byte(address, len, 0xd2) ||
  134. ranges_overlap(address, len, 0x90, 4)) {
  135. smbus_io_space_update((PIIX4PMState *)d);
  136. }
  137. }
  138. static int vmstate_acpi_post_load(void *opaque, int version_id)
  139. {
  140. PIIX4PMState *s = opaque;
  141. pm_io_space_update(s);
  142. smbus_io_space_update(s);
  143. return 0;
  144. }
  145. #define VMSTATE_GPE_ARRAY(_field, _state) \
  146. { \
  147. .name = (stringify(_field)), \
  148. .version_id = 0, \
  149. .info = &vmstate_info_uint16, \
  150. .size = sizeof(uint16_t), \
  151. .flags = VMS_SINGLE | VMS_POINTER, \
  152. .offset = vmstate_offset_pointer(_state, _field, uint8_t), \
  153. }
  154. static const VMStateDescription vmstate_gpe = {
  155. .name = "gpe",
  156. .version_id = 1,
  157. .minimum_version_id = 1,
  158. .fields = (VMStateField[]) {
  159. VMSTATE_GPE_ARRAY(sts, ACPIGPE),
  160. VMSTATE_GPE_ARRAY(en, ACPIGPE),
  161. VMSTATE_END_OF_LIST()
  162. }
  163. };
  164. static const VMStateDescription vmstate_pci_status = {
  165. .name = "pci_status",
  166. .version_id = 1,
  167. .minimum_version_id = 1,
  168. .fields = (VMStateField[]) {
  169. VMSTATE_UINT32(up, struct AcpiPciHpPciStatus),
  170. VMSTATE_UINT32(down, struct AcpiPciHpPciStatus),
  171. VMSTATE_END_OF_LIST()
  172. }
  173. };
  174. static bool vmstate_test_use_acpi_hotplug_bridge(void *opaque, int version_id)
  175. {
  176. PIIX4PMState *s = opaque;
  177. return s->use_acpi_hotplug_bridge;
  178. }
  179. static bool vmstate_test_no_use_acpi_hotplug_bridge(void *opaque,
  180. int version_id)
  181. {
  182. PIIX4PMState *s = opaque;
  183. return !s->use_acpi_hotplug_bridge;
  184. }
  185. static bool vmstate_test_use_memhp(void *opaque)
  186. {
  187. PIIX4PMState *s = opaque;
  188. return s->acpi_memory_hotplug.is_enabled;
  189. }
  190. static const VMStateDescription vmstate_memhp_state = {
  191. .name = "piix4_pm/memhp",
  192. .version_id = 1,
  193. .minimum_version_id = 1,
  194. .minimum_version_id_old = 1,
  195. .needed = vmstate_test_use_memhp,
  196. .fields = (VMStateField[]) {
  197. VMSTATE_MEMORY_HOTPLUG(acpi_memory_hotplug, PIIX4PMState),
  198. VMSTATE_END_OF_LIST()
  199. }
  200. };
  201. static bool vmstate_test_use_cpuhp(void *opaque)
  202. {
  203. PIIX4PMState *s = opaque;
  204. return !s->cpu_hotplug_legacy;
  205. }
  206. static int vmstate_cpuhp_pre_load(void *opaque)
  207. {
  208. Object *obj = OBJECT(opaque);
  209. object_property_set_bool(obj, "cpu-hotplug-legacy", false, &error_abort);
  210. return 0;
  211. }
  212. static const VMStateDescription vmstate_cpuhp_state = {
  213. .name = "piix4_pm/cpuhp",
  214. .version_id = 1,
  215. .minimum_version_id = 1,
  216. .minimum_version_id_old = 1,
  217. .needed = vmstate_test_use_cpuhp,
  218. .pre_load = vmstate_cpuhp_pre_load,
  219. .fields = (VMStateField[]) {
  220. VMSTATE_CPU_HOTPLUG(cpuhp_state, PIIX4PMState),
  221. VMSTATE_END_OF_LIST()
  222. }
  223. };
  224. static bool piix4_vmstate_need_smbus(void *opaque, int version_id)
  225. {
  226. return pm_smbus_vmstate_needed();
  227. }
  228. /* qemu-kvm 1.2 uses version 3 but advertised as 2
  229. * To support incoming qemu-kvm 1.2 migration, change version_id
  230. * and minimum_version_id to 2 below (which breaks migration from
  231. * qemu 1.2).
  232. *
  233. */
  234. static const VMStateDescription vmstate_acpi = {
  235. .name = "piix4_pm",
  236. .version_id = 3,
  237. .minimum_version_id = 3,
  238. .post_load = vmstate_acpi_post_load,
  239. .fields = (VMStateField[]) {
  240. VMSTATE_PCI_DEVICE(parent_obj, PIIX4PMState),
  241. VMSTATE_UINT16(ar.pm1.evt.sts, PIIX4PMState),
  242. VMSTATE_UINT16(ar.pm1.evt.en, PIIX4PMState),
  243. VMSTATE_UINT16(ar.pm1.cnt.cnt, PIIX4PMState),
  244. VMSTATE_STRUCT(apm, PIIX4PMState, 0, vmstate_apm, APMState),
  245. VMSTATE_STRUCT_TEST(smb, PIIX4PMState, piix4_vmstate_need_smbus, 3,
  246. pmsmb_vmstate, PMSMBus),
  247. VMSTATE_TIMER_PTR(ar.tmr.timer, PIIX4PMState),
  248. VMSTATE_INT64(ar.tmr.overflow_time, PIIX4PMState),
  249. VMSTATE_STRUCT(ar.gpe, PIIX4PMState, 2, vmstate_gpe, ACPIGPE),
  250. VMSTATE_STRUCT_TEST(
  251. acpi_pci_hotplug.acpi_pcihp_pci_status[ACPI_PCIHP_BSEL_DEFAULT],
  252. PIIX4PMState,
  253. vmstate_test_no_use_acpi_hotplug_bridge,
  254. 2, vmstate_pci_status,
  255. struct AcpiPciHpPciStatus),
  256. VMSTATE_PCI_HOTPLUG(acpi_pci_hotplug, PIIX4PMState,
  257. vmstate_test_use_acpi_hotplug_bridge),
  258. VMSTATE_END_OF_LIST()
  259. },
  260. .subsections = (const VMStateDescription*[]) {
  261. &vmstate_memhp_state,
  262. &vmstate_cpuhp_state,
  263. NULL
  264. }
  265. };
  266. static void piix4_pm_reset(DeviceState *dev)
  267. {
  268. PIIX4PMState *s = PIIX4_PM(dev);
  269. PCIDevice *d = PCI_DEVICE(s);
  270. uint8_t *pci_conf = d->config;
  271. pci_conf[0x58] = 0;
  272. pci_conf[0x59] = 0;
  273. pci_conf[0x5a] = 0;
  274. pci_conf[0x5b] = 0;
  275. pci_conf[0x40] = 0x01; /* PM io base read only bit */
  276. pci_conf[0x80] = 0;
  277. if (!s->smm_enabled) {
  278. /* Mark SMM as already inited (until KVM supports SMM). */
  279. pci_conf[0x5B] = 0x02;
  280. }
  281. pm_io_space_update(s);
  282. acpi_pcihp_reset(&s->acpi_pci_hotplug);
  283. }
  284. static void piix4_pm_powerdown_req(Notifier *n, void *opaque)
  285. {
  286. PIIX4PMState *s = container_of(n, PIIX4PMState, powerdown_notifier);
  287. assert(s != NULL);
  288. acpi_pm1_evt_power_down(&s->ar);
  289. }
  290. static void piix4_device_pre_plug_cb(HotplugHandler *hotplug_dev,
  291. DeviceState *dev, Error **errp)
  292. {
  293. PIIX4PMState *s = PIIX4_PM(hotplug_dev);
  294. if (object_dynamic_cast(OBJECT(dev), TYPE_PCI_DEVICE)) {
  295. acpi_pcihp_device_pre_plug_cb(hotplug_dev, dev, errp);
  296. } else if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
  297. if (!s->acpi_memory_hotplug.is_enabled) {
  298. error_setg(errp,
  299. "memory hotplug is not enabled: %s.memory-hotplug-support "
  300. "is not set", object_get_typename(OBJECT(s)));
  301. }
  302. } else if (
  303. !object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
  304. error_setg(errp, "acpi: device pre plug request for not supported"
  305. " device type: %s", object_get_typename(OBJECT(dev)));
  306. }
  307. }
  308. static void piix4_device_plug_cb(HotplugHandler *hotplug_dev,
  309. DeviceState *dev, Error **errp)
  310. {
  311. PIIX4PMState *s = PIIX4_PM(hotplug_dev);
  312. if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
  313. if (object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM)) {
  314. nvdimm_acpi_plug_cb(hotplug_dev, dev);
  315. } else {
  316. acpi_memory_plug_cb(hotplug_dev, &s->acpi_memory_hotplug,
  317. dev, errp);
  318. }
  319. } else if (object_dynamic_cast(OBJECT(dev), TYPE_PCI_DEVICE)) {
  320. acpi_pcihp_device_plug_cb(hotplug_dev, &s->acpi_pci_hotplug, dev, errp);
  321. } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
  322. if (s->cpu_hotplug_legacy) {
  323. legacy_acpi_cpu_plug_cb(hotplug_dev, &s->gpe_cpu, dev, errp);
  324. } else {
  325. acpi_cpu_plug_cb(hotplug_dev, &s->cpuhp_state, dev, errp);
  326. }
  327. } else {
  328. g_assert_not_reached();
  329. }
  330. }
  331. static void piix4_device_unplug_request_cb(HotplugHandler *hotplug_dev,
  332. DeviceState *dev, Error **errp)
  333. {
  334. PIIX4PMState *s = PIIX4_PM(hotplug_dev);
  335. if (s->acpi_memory_hotplug.is_enabled &&
  336. object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
  337. acpi_memory_unplug_request_cb(hotplug_dev, &s->acpi_memory_hotplug,
  338. dev, errp);
  339. } else if (object_dynamic_cast(OBJECT(dev), TYPE_PCI_DEVICE)) {
  340. acpi_pcihp_device_unplug_request_cb(hotplug_dev, &s->acpi_pci_hotplug,
  341. dev, errp);
  342. } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU) &&
  343. !s->cpu_hotplug_legacy) {
  344. acpi_cpu_unplug_request_cb(hotplug_dev, &s->cpuhp_state, dev, errp);
  345. } else {
  346. error_setg(errp, "acpi: device unplug request for not supported device"
  347. " type: %s", object_get_typename(OBJECT(dev)));
  348. }
  349. }
  350. static void piix4_device_unplug_cb(HotplugHandler *hotplug_dev,
  351. DeviceState *dev, Error **errp)
  352. {
  353. PIIX4PMState *s = PIIX4_PM(hotplug_dev);
  354. if (s->acpi_memory_hotplug.is_enabled &&
  355. object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
  356. acpi_memory_unplug_cb(&s->acpi_memory_hotplug, dev, errp);
  357. } else if (object_dynamic_cast(OBJECT(dev), TYPE_PCI_DEVICE)) {
  358. acpi_pcihp_device_unplug_cb(hotplug_dev, &s->acpi_pci_hotplug, dev,
  359. errp);
  360. } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU) &&
  361. !s->cpu_hotplug_legacy) {
  362. acpi_cpu_unplug_cb(&s->cpuhp_state, dev, errp);
  363. } else {
  364. error_setg(errp, "acpi: device unplug for not supported device"
  365. " type: %s", object_get_typename(OBJECT(dev)));
  366. }
  367. }
  368. static void piix4_pm_machine_ready(Notifier *n, void *opaque)
  369. {
  370. PIIX4PMState *s = container_of(n, PIIX4PMState, machine_ready);
  371. PCIDevice *d = PCI_DEVICE(s);
  372. MemoryRegion *io_as = pci_address_space_io(d);
  373. uint8_t *pci_conf;
  374. pci_conf = d->config;
  375. pci_conf[0x5f] = 0x10 |
  376. (memory_region_present(io_as, 0x378) ? 0x80 : 0);
  377. pci_conf[0x63] = 0x60;
  378. pci_conf[0x67] = (memory_region_present(io_as, 0x3f8) ? 0x08 : 0) |
  379. (memory_region_present(io_as, 0x2f8) ? 0x90 : 0);
  380. }
  381. static void piix4_pm_add_propeties(PIIX4PMState *s)
  382. {
  383. static const uint8_t acpi_enable_cmd = ACPI_ENABLE;
  384. static const uint8_t acpi_disable_cmd = ACPI_DISABLE;
  385. static const uint32_t gpe0_blk = GPE_BASE;
  386. static const uint32_t gpe0_blk_len = GPE_LEN;
  387. static const uint16_t sci_int = 9;
  388. object_property_add_uint8_ptr(OBJECT(s), ACPI_PM_PROP_ACPI_ENABLE_CMD,
  389. &acpi_enable_cmd, OBJ_PROP_FLAG_READ);
  390. object_property_add_uint8_ptr(OBJECT(s), ACPI_PM_PROP_ACPI_DISABLE_CMD,
  391. &acpi_disable_cmd, OBJ_PROP_FLAG_READ);
  392. object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_GPE0_BLK,
  393. &gpe0_blk, OBJ_PROP_FLAG_READ);
  394. object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_GPE0_BLK_LEN,
  395. &gpe0_blk_len, OBJ_PROP_FLAG_READ);
  396. object_property_add_uint16_ptr(OBJECT(s), ACPI_PM_PROP_SCI_INT,
  397. &sci_int, OBJ_PROP_FLAG_READ);
  398. object_property_add_uint32_ptr(OBJECT(s), ACPI_PM_PROP_PM_IO_BASE,
  399. &s->io_base, OBJ_PROP_FLAG_READ);
  400. }
  401. static void piix4_pm_realize(PCIDevice *dev, Error **errp)
  402. {
  403. PIIX4PMState *s = PIIX4_PM(dev);
  404. uint8_t *pci_conf;
  405. pci_conf = dev->config;
  406. pci_conf[0x06] = 0x80;
  407. pci_conf[0x07] = 0x02;
  408. pci_conf[0x09] = 0x00;
  409. pci_conf[0x3d] = 0x01; // interrupt pin 1
  410. /* APM */
  411. apm_init(dev, &s->apm, apm_ctrl_changed, s);
  412. if (!s->smm_enabled) {
  413. /* Mark SMM as already inited to prevent SMM from running. KVM does not
  414. * support SMM mode. */
  415. pci_conf[0x5B] = 0x02;
  416. }
  417. /* XXX: which specification is used ? The i82731AB has different
  418. mappings */
  419. pci_conf[0x90] = s->smb_io_base | 1;
  420. pci_conf[0x91] = s->smb_io_base >> 8;
  421. pci_conf[0xd2] = 0x09;
  422. pm_smbus_init(DEVICE(dev), &s->smb, true);
  423. memory_region_set_enabled(&s->smb.io, pci_conf[0xd2] & 1);
  424. memory_region_add_subregion(pci_address_space_io(dev),
  425. s->smb_io_base, &s->smb.io);
  426. memory_region_init(&s->io, OBJECT(s), "piix4-pm", 64);
  427. memory_region_set_enabled(&s->io, false);
  428. memory_region_add_subregion(pci_address_space_io(dev),
  429. 0, &s->io);
  430. acpi_pm_tmr_init(&s->ar, pm_tmr_timer, &s->io);
  431. acpi_pm1_evt_init(&s->ar, pm_tmr_timer, &s->io);
  432. acpi_pm1_cnt_init(&s->ar, &s->io, s->disable_s3, s->disable_s4, s->s4_val);
  433. acpi_gpe_init(&s->ar, GPE_LEN);
  434. s->powerdown_notifier.notify = piix4_pm_powerdown_req;
  435. qemu_register_powerdown_notifier(&s->powerdown_notifier);
  436. s->machine_ready.notify = piix4_pm_machine_ready;
  437. qemu_add_machine_init_done_notifier(&s->machine_ready);
  438. piix4_acpi_system_hot_add_init(pci_address_space_io(dev),
  439. pci_get_bus(dev), s);
  440. qbus_set_hotplug_handler(BUS(pci_get_bus(dev)), OBJECT(s));
  441. piix4_pm_add_propeties(s);
  442. }
  443. I2CBus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
  444. qemu_irq sci_irq, qemu_irq smi_irq,
  445. int smm_enabled, DeviceState **piix4_pm)
  446. {
  447. PCIDevice *pci_dev;
  448. DeviceState *dev;
  449. PIIX4PMState *s;
  450. pci_dev = pci_new(devfn, TYPE_PIIX4_PM);
  451. dev = DEVICE(pci_dev);
  452. qdev_prop_set_uint32(dev, "smb_io_base", smb_io_base);
  453. if (piix4_pm) {
  454. *piix4_pm = dev;
  455. }
  456. s = PIIX4_PM(dev);
  457. s->irq = sci_irq;
  458. s->smi_irq = smi_irq;
  459. s->smm_enabled = smm_enabled;
  460. if (xen_enabled()) {
  461. s->use_acpi_hotplug_bridge = false;
  462. }
  463. pci_realize_and_unref(pci_dev, bus, &error_fatal);
  464. return s->smb.smbus;
  465. }
  466. static uint64_t gpe_readb(void *opaque, hwaddr addr, unsigned width)
  467. {
  468. PIIX4PMState *s = opaque;
  469. uint32_t val = acpi_gpe_ioport_readb(&s->ar, addr);
  470. trace_piix4_gpe_readb(addr, width, val);
  471. return val;
  472. }
  473. static void gpe_writeb(void *opaque, hwaddr addr, uint64_t val,
  474. unsigned width)
  475. {
  476. PIIX4PMState *s = opaque;
  477. trace_piix4_gpe_writeb(addr, width, val);
  478. acpi_gpe_ioport_writeb(&s->ar, addr, val);
  479. acpi_update_sci(&s->ar, s->irq);
  480. }
  481. static const MemoryRegionOps piix4_gpe_ops = {
  482. .read = gpe_readb,
  483. .write = gpe_writeb,
  484. .valid.min_access_size = 1,
  485. .valid.max_access_size = 4,
  486. .impl.min_access_size = 1,
  487. .impl.max_access_size = 1,
  488. .endianness = DEVICE_LITTLE_ENDIAN,
  489. };
  490. static bool piix4_get_cpu_hotplug_legacy(Object *obj, Error **errp)
  491. {
  492. PIIX4PMState *s = PIIX4_PM(obj);
  493. return s->cpu_hotplug_legacy;
  494. }
  495. static void piix4_set_cpu_hotplug_legacy(Object *obj, bool value, Error **errp)
  496. {
  497. PIIX4PMState *s = PIIX4_PM(obj);
  498. assert(!value);
  499. if (s->cpu_hotplug_legacy && value == false) {
  500. acpi_switch_to_modern_cphp(&s->gpe_cpu, &s->cpuhp_state,
  501. PIIX4_CPU_HOTPLUG_IO_BASE);
  502. }
  503. s->cpu_hotplug_legacy = value;
  504. }
  505. static void piix4_acpi_system_hot_add_init(MemoryRegion *parent,
  506. PCIBus *bus, PIIX4PMState *s)
  507. {
  508. memory_region_init_io(&s->io_gpe, OBJECT(s), &piix4_gpe_ops, s,
  509. "acpi-gpe0", GPE_LEN);
  510. memory_region_add_subregion(parent, GPE_BASE, &s->io_gpe);
  511. acpi_pcihp_init(OBJECT(s), &s->acpi_pci_hotplug, bus, parent,
  512. s->use_acpi_hotplug_bridge);
  513. s->cpu_hotplug_legacy = true;
  514. object_property_add_bool(OBJECT(s), "cpu-hotplug-legacy",
  515. piix4_get_cpu_hotplug_legacy,
  516. piix4_set_cpu_hotplug_legacy);
  517. legacy_acpi_cpu_hotplug_init(parent, OBJECT(s), &s->gpe_cpu,
  518. PIIX4_CPU_HOTPLUG_IO_BASE);
  519. if (s->acpi_memory_hotplug.is_enabled) {
  520. acpi_memory_hotplug_init(parent, OBJECT(s), &s->acpi_memory_hotplug,
  521. ACPI_MEMORY_HOTPLUG_BASE);
  522. }
  523. }
  524. static void piix4_ospm_status(AcpiDeviceIf *adev, ACPIOSTInfoList ***list)
  525. {
  526. PIIX4PMState *s = PIIX4_PM(adev);
  527. acpi_memory_ospm_status(&s->acpi_memory_hotplug, list);
  528. if (!s->cpu_hotplug_legacy) {
  529. acpi_cpu_ospm_status(&s->cpuhp_state, list);
  530. }
  531. }
  532. static void piix4_send_gpe(AcpiDeviceIf *adev, AcpiEventStatusBits ev)
  533. {
  534. PIIX4PMState *s = PIIX4_PM(adev);
  535. acpi_send_gpe_event(&s->ar, s->irq, ev);
  536. }
  537. static Property piix4_pm_properties[] = {
  538. DEFINE_PROP_UINT32("smb_io_base", PIIX4PMState, smb_io_base, 0),
  539. DEFINE_PROP_UINT8(ACPI_PM_PROP_S3_DISABLED, PIIX4PMState, disable_s3, 0),
  540. DEFINE_PROP_UINT8(ACPI_PM_PROP_S4_DISABLED, PIIX4PMState, disable_s4, 0),
  541. DEFINE_PROP_UINT8(ACPI_PM_PROP_S4_VAL, PIIX4PMState, s4_val, 2),
  542. DEFINE_PROP_BOOL("acpi-pci-hotplug-with-bridge-support", PIIX4PMState,
  543. use_acpi_hotplug_bridge, true),
  544. DEFINE_PROP_BOOL("memory-hotplug-support", PIIX4PMState,
  545. acpi_memory_hotplug.is_enabled, true),
  546. DEFINE_PROP_END_OF_LIST(),
  547. };
  548. static void piix4_pm_class_init(ObjectClass *klass, void *data)
  549. {
  550. DeviceClass *dc = DEVICE_CLASS(klass);
  551. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  552. HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(klass);
  553. AcpiDeviceIfClass *adevc = ACPI_DEVICE_IF_CLASS(klass);
  554. k->realize = piix4_pm_realize;
  555. k->config_write = pm_write_config;
  556. k->vendor_id = PCI_VENDOR_ID_INTEL;
  557. k->device_id = PCI_DEVICE_ID_INTEL_82371AB_3;
  558. k->revision = 0x03;
  559. k->class_id = PCI_CLASS_BRIDGE_OTHER;
  560. dc->reset = piix4_pm_reset;
  561. dc->desc = "PM";
  562. dc->vmsd = &vmstate_acpi;
  563. device_class_set_props(dc, piix4_pm_properties);
  564. /*
  565. * Reason: part of PIIX4 southbridge, needs to be wired up,
  566. * e.g. by mips_malta_init()
  567. */
  568. dc->user_creatable = false;
  569. dc->hotpluggable = false;
  570. hc->pre_plug = piix4_device_pre_plug_cb;
  571. hc->plug = piix4_device_plug_cb;
  572. hc->unplug_request = piix4_device_unplug_request_cb;
  573. hc->unplug = piix4_device_unplug_cb;
  574. adevc->ospm_status = piix4_ospm_status;
  575. adevc->send_event = piix4_send_gpe;
  576. adevc->madt_cpu = pc_madt_cpu_entry;
  577. }
  578. static const TypeInfo piix4_pm_info = {
  579. .name = TYPE_PIIX4_PM,
  580. .parent = TYPE_PCI_DEVICE,
  581. .instance_size = sizeof(PIIX4PMState),
  582. .class_init = piix4_pm_class_init,
  583. .interfaces = (InterfaceInfo[]) {
  584. { TYPE_HOTPLUG_HANDLER },
  585. { TYPE_ACPI_DEVICE_IF },
  586. { INTERFACE_CONVENTIONAL_PCI_DEVICE },
  587. { }
  588. }
  589. };
  590. static void piix4_pm_register_types(void)
  591. {
  592. type_register_static(&piix4_pm_info);
  593. }
  594. type_init(piix4_pm_register_types)