2
0

ide-test.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092
  1. /*
  2. * IDE test cases
  3. *
  4. * Copyright (c) 2013 Kevin Wolf <kwolf@redhat.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "libqtest.h"
  26. #include "libqos/libqos.h"
  27. #include "libqos/pci-pc.h"
  28. #include "libqos/malloc-pc.h"
  29. #include "qapi/qmp/qdict.h"
  30. #include "qemu-common.h"
  31. #include "qemu/bswap.h"
  32. #include "hw/pci/pci_ids.h"
  33. #include "hw/pci/pci_regs.h"
  34. /* TODO actually test the results and get rid of this */
  35. #define qmp_discard_response(q, ...) qobject_unref(qtest_qmp(q, __VA_ARGS__))
  36. #define TEST_IMAGE_SIZE 64 * 1024 * 1024
  37. #define IDE_PCI_DEV 1
  38. #define IDE_PCI_FUNC 1
  39. #define IDE_BASE 0x1f0
  40. #define IDE_PRIMARY_IRQ 14
  41. #define ATAPI_BLOCK_SIZE 2048
  42. /* How many bytes to receive via ATAPI PIO at one time.
  43. * Must be less than 0xFFFF. */
  44. #define BYTE_COUNT_LIMIT 5120
  45. enum {
  46. reg_data = 0x0,
  47. reg_feature = 0x1,
  48. reg_error = 0x1,
  49. reg_nsectors = 0x2,
  50. reg_lba_low = 0x3,
  51. reg_lba_middle = 0x4,
  52. reg_lba_high = 0x5,
  53. reg_device = 0x6,
  54. reg_status = 0x7,
  55. reg_command = 0x7,
  56. };
  57. enum {
  58. BSY = 0x80,
  59. DRDY = 0x40,
  60. DF = 0x20,
  61. DRQ = 0x08,
  62. ERR = 0x01,
  63. };
  64. /* Error field */
  65. enum {
  66. ABRT = 0x04,
  67. };
  68. enum {
  69. DEV = 0x10,
  70. LBA = 0x40,
  71. };
  72. enum {
  73. bmreg_cmd = 0x0,
  74. bmreg_status = 0x2,
  75. bmreg_prdt = 0x4,
  76. };
  77. enum {
  78. CMD_DSM = 0x06,
  79. CMD_READ_DMA = 0xc8,
  80. CMD_WRITE_DMA = 0xca,
  81. CMD_FLUSH_CACHE = 0xe7,
  82. CMD_IDENTIFY = 0xec,
  83. CMD_PACKET = 0xa0,
  84. CMDF_ABORT = 0x100,
  85. CMDF_NO_BM = 0x200,
  86. };
  87. enum {
  88. BM_CMD_START = 0x1,
  89. BM_CMD_WRITE = 0x8, /* write = from device to memory */
  90. };
  91. enum {
  92. BM_STS_ACTIVE = 0x1,
  93. BM_STS_ERROR = 0x2,
  94. BM_STS_INTR = 0x4,
  95. };
  96. enum {
  97. PRDT_EOT = 0x80000000,
  98. };
  99. #define assert_bit_set(data, mask) g_assert_cmphex((data) & (mask), ==, (mask))
  100. #define assert_bit_clear(data, mask) g_assert_cmphex((data) & (mask), ==, 0)
  101. static QPCIBus *pcibus = NULL;
  102. static QGuestAllocator guest_malloc;
  103. static char tmp_path[] = "/tmp/qtest.XXXXXX";
  104. static char debug_path[] = "/tmp/qtest-blkdebug.XXXXXX";
  105. static QTestState *ide_test_start(const char *cmdline_fmt, ...)
  106. {
  107. QTestState *qts;
  108. va_list ap;
  109. va_start(ap, cmdline_fmt);
  110. qts = qtest_vinitf(cmdline_fmt, ap);
  111. va_end(ap);
  112. pc_alloc_init(&guest_malloc, qts, 0);
  113. return qts;
  114. }
  115. static void ide_test_quit(QTestState *qts)
  116. {
  117. if (pcibus) {
  118. qpci_free_pc(pcibus);
  119. pcibus = NULL;
  120. }
  121. alloc_destroy(&guest_malloc);
  122. qtest_quit(qts);
  123. }
  124. static QPCIDevice *get_pci_device(QTestState *qts, QPCIBar *bmdma_bar,
  125. QPCIBar *ide_bar)
  126. {
  127. QPCIDevice *dev;
  128. uint16_t vendor_id, device_id;
  129. if (!pcibus) {
  130. pcibus = qpci_new_pc(qts, NULL);
  131. }
  132. /* Find PCI device and verify it's the right one */
  133. dev = qpci_device_find(pcibus, QPCI_DEVFN(IDE_PCI_DEV, IDE_PCI_FUNC));
  134. g_assert(dev != NULL);
  135. vendor_id = qpci_config_readw(dev, PCI_VENDOR_ID);
  136. device_id = qpci_config_readw(dev, PCI_DEVICE_ID);
  137. g_assert(vendor_id == PCI_VENDOR_ID_INTEL);
  138. g_assert(device_id == PCI_DEVICE_ID_INTEL_82371SB_1);
  139. /* Map bmdma BAR */
  140. *bmdma_bar = qpci_iomap(dev, 4, NULL);
  141. *ide_bar = qpci_legacy_iomap(dev, IDE_BASE);
  142. qpci_device_enable(dev);
  143. return dev;
  144. }
  145. static void free_pci_device(QPCIDevice *dev)
  146. {
  147. /* libqos doesn't have a function for this, so free it manually */
  148. g_free(dev);
  149. }
  150. typedef struct PrdtEntry {
  151. uint32_t addr;
  152. uint32_t size;
  153. } QEMU_PACKED PrdtEntry;
  154. #define assert_bit_set(data, mask) g_assert_cmphex((data) & (mask), ==, (mask))
  155. #define assert_bit_clear(data, mask) g_assert_cmphex((data) & (mask), ==, 0)
  156. static uint64_t trim_range_le(uint64_t sector, uint16_t count)
  157. {
  158. /* 2-byte range, 6-byte LBA */
  159. return cpu_to_le64(((uint64_t)count << 48) + sector);
  160. }
  161. static int send_dma_request(QTestState *qts, int cmd, uint64_t sector,
  162. int nb_sectors, PrdtEntry *prdt, int prdt_entries,
  163. void(*post_exec)(QPCIDevice *dev, QPCIBar ide_bar,
  164. uint64_t sector, int nb_sectors))
  165. {
  166. QPCIDevice *dev;
  167. QPCIBar bmdma_bar, ide_bar;
  168. uintptr_t guest_prdt;
  169. size_t len;
  170. bool from_dev;
  171. uint8_t status;
  172. int flags;
  173. dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
  174. flags = cmd & ~0xff;
  175. cmd &= 0xff;
  176. switch (cmd) {
  177. case CMD_READ_DMA:
  178. case CMD_PACKET:
  179. /* Assuming we only test data reads w/ ATAPI, otherwise we need to know
  180. * the SCSI command being sent in the packet, too. */
  181. from_dev = true;
  182. break;
  183. case CMD_DSM:
  184. case CMD_WRITE_DMA:
  185. from_dev = false;
  186. break;
  187. default:
  188. g_assert_not_reached();
  189. }
  190. if (flags & CMDF_NO_BM) {
  191. qpci_config_writew(dev, PCI_COMMAND,
  192. PCI_COMMAND_IO | PCI_COMMAND_MEMORY);
  193. }
  194. /* Select device 0 */
  195. qpci_io_writeb(dev, ide_bar, reg_device, 0 | LBA);
  196. /* Stop any running transfer, clear any pending interrupt */
  197. qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, 0);
  198. qpci_io_writeb(dev, bmdma_bar, bmreg_status, BM_STS_INTR);
  199. /* Setup PRDT */
  200. len = sizeof(*prdt) * prdt_entries;
  201. guest_prdt = guest_alloc(&guest_malloc, len);
  202. qtest_memwrite(qts, guest_prdt, prdt, len);
  203. qpci_io_writel(dev, bmdma_bar, bmreg_prdt, guest_prdt);
  204. /* ATA DMA command */
  205. if (cmd == CMD_PACKET) {
  206. /* Enables ATAPI DMA; otherwise PIO is attempted */
  207. qpci_io_writeb(dev, ide_bar, reg_feature, 0x01);
  208. } else {
  209. if (cmd == CMD_DSM) {
  210. /* trim bit */
  211. qpci_io_writeb(dev, ide_bar, reg_feature, 0x01);
  212. }
  213. qpci_io_writeb(dev, ide_bar, reg_nsectors, nb_sectors);
  214. qpci_io_writeb(dev, ide_bar, reg_lba_low, sector & 0xff);
  215. qpci_io_writeb(dev, ide_bar, reg_lba_middle, (sector >> 8) & 0xff);
  216. qpci_io_writeb(dev, ide_bar, reg_lba_high, (sector >> 16) & 0xff);
  217. }
  218. qpci_io_writeb(dev, ide_bar, reg_command, cmd);
  219. if (post_exec) {
  220. post_exec(dev, ide_bar, sector, nb_sectors);
  221. }
  222. /* Start DMA transfer */
  223. qpci_io_writeb(dev, bmdma_bar, bmreg_cmd,
  224. BM_CMD_START | (from_dev ? BM_CMD_WRITE : 0));
  225. if (flags & CMDF_ABORT) {
  226. qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, 0);
  227. }
  228. /* Wait for the DMA transfer to complete */
  229. do {
  230. status = qpci_io_readb(dev, bmdma_bar, bmreg_status);
  231. } while ((status & (BM_STS_ACTIVE | BM_STS_INTR)) == BM_STS_ACTIVE);
  232. g_assert_cmpint(qtest_get_irq(qts, IDE_PRIMARY_IRQ), ==,
  233. !!(status & BM_STS_INTR));
  234. /* Check IDE status code */
  235. assert_bit_set(qpci_io_readb(dev, ide_bar, reg_status), DRDY);
  236. assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), BSY | DRQ);
  237. /* Reading the status register clears the IRQ */
  238. g_assert(!qtest_get_irq(qts, IDE_PRIMARY_IRQ));
  239. /* Stop DMA transfer if still active */
  240. if (status & BM_STS_ACTIVE) {
  241. qpci_io_writeb(dev, bmdma_bar, bmreg_cmd, 0);
  242. }
  243. free_pci_device(dev);
  244. return status;
  245. }
  246. static QTestState *test_bmdma_setup(void)
  247. {
  248. QTestState *qts;
  249. qts = ide_test_start(
  250. "-drive file=%s,if=ide,cache=writeback,format=raw "
  251. "-global ide-hd.serial=%s -global ide-hd.ver=%s",
  252. tmp_path, "testdisk", "version");
  253. qtest_irq_intercept_in(qts, "ioapic");
  254. return qts;
  255. }
  256. static void test_bmdma_teardown(QTestState *qts)
  257. {
  258. ide_test_quit(qts);
  259. }
  260. static void test_bmdma_simple_rw(void)
  261. {
  262. QTestState *qts;
  263. QPCIDevice *dev;
  264. QPCIBar bmdma_bar, ide_bar;
  265. uint8_t status;
  266. uint8_t *buf;
  267. uint8_t *cmpbuf;
  268. size_t len = 512;
  269. uintptr_t guest_buf;
  270. PrdtEntry prdt[1];
  271. qts = test_bmdma_setup();
  272. guest_buf = guest_alloc(&guest_malloc, len);
  273. prdt[0].addr = cpu_to_le32(guest_buf);
  274. prdt[0].size = cpu_to_le32(len | PRDT_EOT);
  275. dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
  276. buf = g_malloc(len);
  277. cmpbuf = g_malloc(len);
  278. /* Write 0x55 pattern to sector 0 */
  279. memset(buf, 0x55, len);
  280. qtest_memwrite(qts, guest_buf, buf, len);
  281. status = send_dma_request(qts, CMD_WRITE_DMA, 0, 1, prdt,
  282. ARRAY_SIZE(prdt), NULL);
  283. g_assert_cmphex(status, ==, BM_STS_INTR);
  284. assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
  285. /* Write 0xaa pattern to sector 1 */
  286. memset(buf, 0xaa, len);
  287. qtest_memwrite(qts, guest_buf, buf, len);
  288. status = send_dma_request(qts, CMD_WRITE_DMA, 1, 1, prdt,
  289. ARRAY_SIZE(prdt), NULL);
  290. g_assert_cmphex(status, ==, BM_STS_INTR);
  291. assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
  292. /* Read and verify 0x55 pattern in sector 0 */
  293. memset(cmpbuf, 0x55, len);
  294. status = send_dma_request(qts, CMD_READ_DMA, 0, 1, prdt, ARRAY_SIZE(prdt),
  295. NULL);
  296. g_assert_cmphex(status, ==, BM_STS_INTR);
  297. assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
  298. qtest_memread(qts, guest_buf, buf, len);
  299. g_assert(memcmp(buf, cmpbuf, len) == 0);
  300. /* Read and verify 0xaa pattern in sector 1 */
  301. memset(cmpbuf, 0xaa, len);
  302. status = send_dma_request(qts, CMD_READ_DMA, 1, 1, prdt, ARRAY_SIZE(prdt),
  303. NULL);
  304. g_assert_cmphex(status, ==, BM_STS_INTR);
  305. assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
  306. qtest_memread(qts, guest_buf, buf, len);
  307. g_assert(memcmp(buf, cmpbuf, len) == 0);
  308. free_pci_device(dev);
  309. g_free(buf);
  310. g_free(cmpbuf);
  311. test_bmdma_teardown(qts);
  312. }
  313. static void test_bmdma_trim(void)
  314. {
  315. QTestState *qts;
  316. QPCIDevice *dev;
  317. QPCIBar bmdma_bar, ide_bar;
  318. uint8_t status;
  319. const uint64_t trim_range[] = { trim_range_le(0, 2),
  320. trim_range_le(6, 8),
  321. trim_range_le(10, 1),
  322. };
  323. const uint64_t bad_range = trim_range_le(TEST_IMAGE_SIZE / 512 - 1, 2);
  324. size_t len = 512;
  325. uint8_t *buf;
  326. uintptr_t guest_buf;
  327. PrdtEntry prdt[1];
  328. qts = test_bmdma_setup();
  329. guest_buf = guest_alloc(&guest_malloc, len);
  330. prdt[0].addr = cpu_to_le32(guest_buf),
  331. prdt[0].size = cpu_to_le32(len | PRDT_EOT),
  332. dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
  333. buf = g_malloc(len);
  334. /* Normal request */
  335. *((uint64_t *)buf) = trim_range[0];
  336. *((uint64_t *)buf + 1) = trim_range[1];
  337. qtest_memwrite(qts, guest_buf, buf, 2 * sizeof(uint64_t));
  338. status = send_dma_request(qts, CMD_DSM, 0, 1, prdt,
  339. ARRAY_SIZE(prdt), NULL);
  340. g_assert_cmphex(status, ==, BM_STS_INTR);
  341. assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
  342. /* Request contains invalid range */
  343. *((uint64_t *)buf) = trim_range[2];
  344. *((uint64_t *)buf + 1) = bad_range;
  345. qtest_memwrite(qts, guest_buf, buf, 2 * sizeof(uint64_t));
  346. status = send_dma_request(qts, CMD_DSM, 0, 1, prdt,
  347. ARRAY_SIZE(prdt), NULL);
  348. g_assert_cmphex(status, ==, BM_STS_INTR);
  349. assert_bit_set(qpci_io_readb(dev, ide_bar, reg_status), ERR);
  350. assert_bit_set(qpci_io_readb(dev, ide_bar, reg_error), ABRT);
  351. free_pci_device(dev);
  352. g_free(buf);
  353. test_bmdma_teardown(qts);
  354. }
  355. static void test_bmdma_short_prdt(void)
  356. {
  357. QTestState *qts;
  358. QPCIDevice *dev;
  359. QPCIBar bmdma_bar, ide_bar;
  360. uint8_t status;
  361. PrdtEntry prdt[] = {
  362. {
  363. .addr = 0,
  364. .size = cpu_to_le32(0x10 | PRDT_EOT),
  365. },
  366. };
  367. qts = test_bmdma_setup();
  368. dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
  369. /* Normal request */
  370. status = send_dma_request(qts, CMD_READ_DMA, 0, 1,
  371. prdt, ARRAY_SIZE(prdt), NULL);
  372. g_assert_cmphex(status, ==, 0);
  373. assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
  374. /* Abort the request before it completes */
  375. status = send_dma_request(qts, CMD_READ_DMA | CMDF_ABORT, 0, 1,
  376. prdt, ARRAY_SIZE(prdt), NULL);
  377. g_assert_cmphex(status, ==, 0);
  378. assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
  379. free_pci_device(dev);
  380. test_bmdma_teardown(qts);
  381. }
  382. static void test_bmdma_one_sector_short_prdt(void)
  383. {
  384. QTestState *qts;
  385. QPCIDevice *dev;
  386. QPCIBar bmdma_bar, ide_bar;
  387. uint8_t status;
  388. /* Read 2 sectors but only give 1 sector in PRDT */
  389. PrdtEntry prdt[] = {
  390. {
  391. .addr = 0,
  392. .size = cpu_to_le32(0x200 | PRDT_EOT),
  393. },
  394. };
  395. qts = test_bmdma_setup();
  396. dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
  397. /* Normal request */
  398. status = send_dma_request(qts, CMD_READ_DMA, 0, 2,
  399. prdt, ARRAY_SIZE(prdt), NULL);
  400. g_assert_cmphex(status, ==, 0);
  401. assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
  402. /* Abort the request before it completes */
  403. status = send_dma_request(qts, CMD_READ_DMA | CMDF_ABORT, 0, 2,
  404. prdt, ARRAY_SIZE(prdt), NULL);
  405. g_assert_cmphex(status, ==, 0);
  406. assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
  407. free_pci_device(dev);
  408. test_bmdma_teardown(qts);
  409. }
  410. static void test_bmdma_long_prdt(void)
  411. {
  412. QTestState *qts;
  413. QPCIDevice *dev;
  414. QPCIBar bmdma_bar, ide_bar;
  415. uint8_t status;
  416. PrdtEntry prdt[] = {
  417. {
  418. .addr = 0,
  419. .size = cpu_to_le32(0x1000 | PRDT_EOT),
  420. },
  421. };
  422. qts = test_bmdma_setup();
  423. dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
  424. /* Normal request */
  425. status = send_dma_request(qts, CMD_READ_DMA, 0, 1,
  426. prdt, ARRAY_SIZE(prdt), NULL);
  427. g_assert_cmphex(status, ==, BM_STS_ACTIVE | BM_STS_INTR);
  428. assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
  429. /* Abort the request before it completes */
  430. status = send_dma_request(qts, CMD_READ_DMA | CMDF_ABORT, 0, 1,
  431. prdt, ARRAY_SIZE(prdt), NULL);
  432. g_assert_cmphex(status, ==, BM_STS_INTR);
  433. assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
  434. free_pci_device(dev);
  435. test_bmdma_teardown(qts);
  436. }
  437. static void test_bmdma_no_busmaster(void)
  438. {
  439. QTestState *qts;
  440. QPCIDevice *dev;
  441. QPCIBar bmdma_bar, ide_bar;
  442. uint8_t status;
  443. qts = test_bmdma_setup();
  444. dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
  445. /* No PRDT_EOT, each entry addr 0/size 64k, and in theory qemu shouldn't be
  446. * able to access it anyway because the Bus Master bit in the PCI command
  447. * register isn't set. This is complete nonsense, but it used to be pretty
  448. * good at confusing and occasionally crashing qemu. */
  449. PrdtEntry prdt[4096] = { };
  450. status = send_dma_request(qts, CMD_READ_DMA | CMDF_NO_BM, 0, 512,
  451. prdt, ARRAY_SIZE(prdt), NULL);
  452. /* Not entirely clear what the expected result is, but this is what we get
  453. * in practice. At least we want to be aware of any changes. */
  454. g_assert_cmphex(status, ==, BM_STS_ACTIVE | BM_STS_INTR);
  455. assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
  456. free_pci_device(dev);
  457. test_bmdma_teardown(qts);
  458. }
  459. static void string_cpu_to_be16(uint16_t *s, size_t bytes)
  460. {
  461. g_assert((bytes & 1) == 0);
  462. bytes /= 2;
  463. while (bytes--) {
  464. *s = cpu_to_be16(*s);
  465. s++;
  466. }
  467. }
  468. static void test_identify(void)
  469. {
  470. QTestState *qts;
  471. QPCIDevice *dev;
  472. QPCIBar bmdma_bar, ide_bar;
  473. uint8_t data;
  474. uint16_t buf[256];
  475. int i;
  476. int ret;
  477. qts = ide_test_start(
  478. "-drive file=%s,if=ide,cache=writeback,format=raw "
  479. "-global ide-hd.serial=%s -global ide-hd.ver=%s",
  480. tmp_path, "testdisk", "version");
  481. dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
  482. /* IDENTIFY command on device 0*/
  483. qpci_io_writeb(dev, ide_bar, reg_device, 0);
  484. qpci_io_writeb(dev, ide_bar, reg_command, CMD_IDENTIFY);
  485. /* Read in the IDENTIFY buffer and check registers */
  486. data = qpci_io_readb(dev, ide_bar, reg_device);
  487. g_assert_cmpint(data & DEV, ==, 0);
  488. for (i = 0; i < 256; i++) {
  489. data = qpci_io_readb(dev, ide_bar, reg_status);
  490. assert_bit_set(data, DRDY | DRQ);
  491. assert_bit_clear(data, BSY | DF | ERR);
  492. buf[i] = qpci_io_readw(dev, ide_bar, reg_data);
  493. }
  494. data = qpci_io_readb(dev, ide_bar, reg_status);
  495. assert_bit_set(data, DRDY);
  496. assert_bit_clear(data, BSY | DF | ERR | DRQ);
  497. /* Check serial number/version in the buffer */
  498. string_cpu_to_be16(&buf[10], 20);
  499. ret = memcmp(&buf[10], "testdisk ", 20);
  500. g_assert(ret == 0);
  501. string_cpu_to_be16(&buf[23], 8);
  502. ret = memcmp(&buf[23], "version ", 8);
  503. g_assert(ret == 0);
  504. /* Write cache enabled bit */
  505. assert_bit_set(buf[85], 0x20);
  506. ide_test_quit(qts);
  507. free_pci_device(dev);
  508. }
  509. /*
  510. * Write sector 1 with random data to make IDE storage dirty
  511. * Needed for flush tests so that flushes actually go though the block layer
  512. */
  513. static void make_dirty(QTestState *qts, uint8_t device)
  514. {
  515. QPCIDevice *dev;
  516. QPCIBar bmdma_bar, ide_bar;
  517. uint8_t status;
  518. size_t len = 512;
  519. uintptr_t guest_buf;
  520. void* buf;
  521. dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
  522. guest_buf = guest_alloc(&guest_malloc, len);
  523. buf = g_malloc(len);
  524. memset(buf, rand() % 255 + 1, len);
  525. g_assert(guest_buf);
  526. g_assert(buf);
  527. qtest_memwrite(qts, guest_buf, buf, len);
  528. PrdtEntry prdt[] = {
  529. {
  530. .addr = cpu_to_le32(guest_buf),
  531. .size = cpu_to_le32(len | PRDT_EOT),
  532. },
  533. };
  534. status = send_dma_request(qts, CMD_WRITE_DMA, 1, 1, prdt,
  535. ARRAY_SIZE(prdt), NULL);
  536. g_assert_cmphex(status, ==, BM_STS_INTR);
  537. assert_bit_clear(qpci_io_readb(dev, ide_bar, reg_status), DF | ERR);
  538. g_free(buf);
  539. free_pci_device(dev);
  540. }
  541. static void test_flush(void)
  542. {
  543. QTestState *qts;
  544. QPCIDevice *dev;
  545. QPCIBar bmdma_bar, ide_bar;
  546. uint8_t data;
  547. qts = ide_test_start(
  548. "-drive file=blkdebug::%s,if=ide,cache=writeback,format=raw",
  549. tmp_path);
  550. dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
  551. qtest_irq_intercept_in(qts, "ioapic");
  552. /* Dirty media so that CMD_FLUSH_CACHE will actually go to disk */
  553. make_dirty(qts, 0);
  554. /* Delay the completion of the flush request until we explicitly do it */
  555. g_free(qtest_hmp(qts, "qemu-io ide0-hd0 \"break flush_to_os A\""));
  556. /* FLUSH CACHE command on device 0*/
  557. qpci_io_writeb(dev, ide_bar, reg_device, 0);
  558. qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE);
  559. /* Check status while request is in flight*/
  560. data = qpci_io_readb(dev, ide_bar, reg_status);
  561. assert_bit_set(data, BSY | DRDY);
  562. assert_bit_clear(data, DF | ERR | DRQ);
  563. /* Complete the command */
  564. g_free(qtest_hmp(qts, "qemu-io ide0-hd0 \"resume A\""));
  565. /* Check registers */
  566. data = qpci_io_readb(dev, ide_bar, reg_device);
  567. g_assert_cmpint(data & DEV, ==, 0);
  568. do {
  569. data = qpci_io_readb(dev, ide_bar, reg_status);
  570. } while (data & BSY);
  571. assert_bit_set(data, DRDY);
  572. assert_bit_clear(data, BSY | DF | ERR | DRQ);
  573. ide_test_quit(qts);
  574. free_pci_device(dev);
  575. }
  576. static void test_retry_flush(const char *machine)
  577. {
  578. QTestState *qts;
  579. QPCIDevice *dev;
  580. QPCIBar bmdma_bar, ide_bar;
  581. uint8_t data;
  582. prepare_blkdebug_script(debug_path, "flush_to_disk");
  583. qts = ide_test_start(
  584. "-drive file=blkdebug:%s:%s,if=ide,cache=writeback,format=raw,"
  585. "rerror=stop,werror=stop",
  586. debug_path, tmp_path);
  587. dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
  588. qtest_irq_intercept_in(qts, "ioapic");
  589. /* Dirty media so that CMD_FLUSH_CACHE will actually go to disk */
  590. make_dirty(qts, 0);
  591. /* FLUSH CACHE command on device 0*/
  592. qpci_io_writeb(dev, ide_bar, reg_device, 0);
  593. qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE);
  594. /* Check status while request is in flight*/
  595. data = qpci_io_readb(dev, ide_bar, reg_status);
  596. assert_bit_set(data, BSY | DRDY);
  597. assert_bit_clear(data, DF | ERR | DRQ);
  598. qtest_qmp_eventwait(qts, "STOP");
  599. /* Complete the command */
  600. qmp_discard_response(qts, "{'execute':'cont' }");
  601. /* Check registers */
  602. data = qpci_io_readb(dev, ide_bar, reg_device);
  603. g_assert_cmpint(data & DEV, ==, 0);
  604. do {
  605. data = qpci_io_readb(dev, ide_bar, reg_status);
  606. } while (data & BSY);
  607. assert_bit_set(data, DRDY);
  608. assert_bit_clear(data, BSY | DF | ERR | DRQ);
  609. ide_test_quit(qts);
  610. free_pci_device(dev);
  611. }
  612. static void test_flush_nodev(void)
  613. {
  614. QTestState *qts;
  615. QPCIDevice *dev;
  616. QPCIBar bmdma_bar, ide_bar;
  617. qts = ide_test_start("");
  618. dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
  619. /* FLUSH CACHE command on device 0*/
  620. qpci_io_writeb(dev, ide_bar, reg_device, 0);
  621. qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE);
  622. /* Just testing that qemu doesn't crash... */
  623. free_pci_device(dev);
  624. ide_test_quit(qts);
  625. }
  626. static void test_flush_empty_drive(void)
  627. {
  628. QTestState *qts;
  629. QPCIDevice *dev;
  630. QPCIBar bmdma_bar, ide_bar;
  631. qts = ide_test_start("-device ide-cd,bus=ide.0");
  632. dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
  633. /* FLUSH CACHE command on device 0 */
  634. qpci_io_writeb(dev, ide_bar, reg_device, 0);
  635. qpci_io_writeb(dev, ide_bar, reg_command, CMD_FLUSH_CACHE);
  636. /* Just testing that qemu doesn't crash... */
  637. free_pci_device(dev);
  638. ide_test_quit(qts);
  639. }
  640. static void test_pci_retry_flush(void)
  641. {
  642. test_retry_flush("pc");
  643. }
  644. static void test_isa_retry_flush(void)
  645. {
  646. test_retry_flush("isapc");
  647. }
  648. typedef struct Read10CDB {
  649. uint8_t opcode;
  650. uint8_t flags;
  651. uint32_t lba;
  652. uint8_t reserved;
  653. uint16_t nblocks;
  654. uint8_t control;
  655. uint16_t padding;
  656. } __attribute__((__packed__)) Read10CDB;
  657. static void send_scsi_cdb_read10(QPCIDevice *dev, QPCIBar ide_bar,
  658. uint64_t lba, int nblocks)
  659. {
  660. Read10CDB pkt = { .padding = 0 };
  661. int i;
  662. g_assert_cmpint(lba, <=, UINT32_MAX);
  663. g_assert_cmpint(nblocks, <=, UINT16_MAX);
  664. g_assert_cmpint(nblocks, >=, 0);
  665. /* Construct SCSI CDB packet */
  666. pkt.opcode = 0x28;
  667. pkt.lba = cpu_to_be32(lba);
  668. pkt.nblocks = cpu_to_be16(nblocks);
  669. /* Send Packet */
  670. for (i = 0; i < sizeof(Read10CDB)/2; i++) {
  671. qpci_io_writew(dev, ide_bar, reg_data,
  672. le16_to_cpu(((uint16_t *)&pkt)[i]));
  673. }
  674. }
  675. static void nsleep(QTestState *qts, int64_t nsecs)
  676. {
  677. const struct timespec val = { .tv_nsec = nsecs };
  678. nanosleep(&val, NULL);
  679. qtest_clock_set(qts, nsecs);
  680. }
  681. static uint8_t ide_wait_clear(QTestState *qts, uint8_t flag)
  682. {
  683. QPCIDevice *dev;
  684. QPCIBar bmdma_bar, ide_bar;
  685. uint8_t data;
  686. time_t st;
  687. dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
  688. /* Wait with a 5 second timeout */
  689. time(&st);
  690. while (true) {
  691. data = qpci_io_readb(dev, ide_bar, reg_status);
  692. if (!(data & flag)) {
  693. free_pci_device(dev);
  694. return data;
  695. }
  696. if (difftime(time(NULL), st) > 5.0) {
  697. break;
  698. }
  699. nsleep(qts, 400);
  700. }
  701. g_assert_not_reached();
  702. }
  703. static void ide_wait_intr(QTestState *qts, int irq)
  704. {
  705. time_t st;
  706. bool intr;
  707. time(&st);
  708. while (true) {
  709. intr = qtest_get_irq(qts, irq);
  710. if (intr) {
  711. return;
  712. }
  713. if (difftime(time(NULL), st) > 5.0) {
  714. break;
  715. }
  716. nsleep(qts, 400);
  717. }
  718. g_assert_not_reached();
  719. }
  720. static void cdrom_pio_impl(int nblocks)
  721. {
  722. QTestState *qts;
  723. QPCIDevice *dev;
  724. QPCIBar bmdma_bar, ide_bar;
  725. FILE *fh;
  726. int patt_blocks = MAX(16, nblocks);
  727. size_t patt_len = ATAPI_BLOCK_SIZE * patt_blocks;
  728. char *pattern = g_malloc(patt_len);
  729. size_t rxsize = ATAPI_BLOCK_SIZE * nblocks;
  730. uint16_t *rx = g_malloc0(rxsize);
  731. int i, j;
  732. uint8_t data;
  733. uint16_t limit;
  734. size_t ret;
  735. /* Prepopulate the CDROM with an interesting pattern */
  736. generate_pattern(pattern, patt_len, ATAPI_BLOCK_SIZE);
  737. fh = fopen(tmp_path, "w+");
  738. ret = fwrite(pattern, ATAPI_BLOCK_SIZE, patt_blocks, fh);
  739. g_assert_cmpint(ret, ==, patt_blocks);
  740. fclose(fh);
  741. qts = ide_test_start(
  742. "-drive if=none,file=%s,media=cdrom,format=raw,id=sr0,index=0 "
  743. "-device ide-cd,drive=sr0,bus=ide.0", tmp_path);
  744. dev = get_pci_device(qts, &bmdma_bar, &ide_bar);
  745. qtest_irq_intercept_in(qts, "ioapic");
  746. /* PACKET command on device 0 */
  747. qpci_io_writeb(dev, ide_bar, reg_device, 0);
  748. qpci_io_writeb(dev, ide_bar, reg_lba_middle, BYTE_COUNT_LIMIT & 0xFF);
  749. qpci_io_writeb(dev, ide_bar, reg_lba_high, (BYTE_COUNT_LIMIT >> 8 & 0xFF));
  750. qpci_io_writeb(dev, ide_bar, reg_command, CMD_PACKET);
  751. /* HP0: Check_Status_A State */
  752. nsleep(qts, 400);
  753. data = ide_wait_clear(qts, BSY);
  754. /* HP1: Send_Packet State */
  755. assert_bit_set(data, DRQ | DRDY);
  756. assert_bit_clear(data, ERR | DF | BSY);
  757. /* SCSI CDB (READ10) -- read n*2048 bytes from block 0 */
  758. send_scsi_cdb_read10(dev, ide_bar, 0, nblocks);
  759. /* Read data back: occurs in bursts of 'BYTE_COUNT_LIMIT' bytes.
  760. * If BYTE_COUNT_LIMIT is odd, we transfer BYTE_COUNT_LIMIT - 1 bytes.
  761. * We allow an odd limit only when the remaining transfer size is
  762. * less than BYTE_COUNT_LIMIT. However, SCSI's read10 command can only
  763. * request n blocks, so our request size is always even.
  764. * For this reason, we assume there is never a hanging byte to fetch. */
  765. g_assert(!(rxsize & 1));
  766. limit = BYTE_COUNT_LIMIT & ~1;
  767. for (i = 0; i < DIV_ROUND_UP(rxsize, limit); i++) {
  768. size_t offset = i * (limit / 2);
  769. size_t rem = (rxsize / 2) - offset;
  770. /* HP3: INTRQ_Wait */
  771. ide_wait_intr(qts, IDE_PRIMARY_IRQ);
  772. /* HP2: Check_Status_B (and clear IRQ) */
  773. data = ide_wait_clear(qts, BSY);
  774. assert_bit_set(data, DRQ | DRDY);
  775. assert_bit_clear(data, ERR | DF | BSY);
  776. /* HP4: Transfer_Data */
  777. for (j = 0; j < MIN((limit / 2), rem); j++) {
  778. rx[offset + j] = cpu_to_le16(qpci_io_readw(dev, ide_bar,
  779. reg_data));
  780. }
  781. }
  782. /* Check for final completion IRQ */
  783. ide_wait_intr(qts, IDE_PRIMARY_IRQ);
  784. /* Sanity check final state */
  785. data = ide_wait_clear(qts, DRQ);
  786. assert_bit_set(data, DRDY);
  787. assert_bit_clear(data, DRQ | ERR | DF | BSY);
  788. g_assert_cmpint(memcmp(pattern, rx, rxsize), ==, 0);
  789. g_free(pattern);
  790. g_free(rx);
  791. test_bmdma_teardown(qts);
  792. free_pci_device(dev);
  793. }
  794. static void test_cdrom_pio(void)
  795. {
  796. cdrom_pio_impl(1);
  797. }
  798. static void test_cdrom_pio_large(void)
  799. {
  800. /* Test a few loops of the PIO DRQ mechanism. */
  801. cdrom_pio_impl(BYTE_COUNT_LIMIT * 4 / ATAPI_BLOCK_SIZE);
  802. }
  803. static void test_cdrom_dma(void)
  804. {
  805. QTestState *qts;
  806. static const size_t len = ATAPI_BLOCK_SIZE;
  807. size_t ret;
  808. char *pattern = g_malloc(ATAPI_BLOCK_SIZE * 16);
  809. char *rx = g_malloc0(len);
  810. uintptr_t guest_buf;
  811. PrdtEntry prdt[1];
  812. FILE *fh;
  813. qts = ide_test_start(
  814. "-drive if=none,file=%s,media=cdrom,format=raw,id=sr0,index=0 "
  815. "-device ide-cd,drive=sr0,bus=ide.0", tmp_path);
  816. qtest_irq_intercept_in(qts, "ioapic");
  817. guest_buf = guest_alloc(&guest_malloc, len);
  818. prdt[0].addr = cpu_to_le32(guest_buf);
  819. prdt[0].size = cpu_to_le32(len | PRDT_EOT);
  820. generate_pattern(pattern, ATAPI_BLOCK_SIZE * 16, ATAPI_BLOCK_SIZE);
  821. fh = fopen(tmp_path, "w+");
  822. ret = fwrite(pattern, ATAPI_BLOCK_SIZE, 16, fh);
  823. g_assert_cmpint(ret, ==, 16);
  824. fclose(fh);
  825. send_dma_request(qts, CMD_PACKET, 0, 1, prdt, 1, send_scsi_cdb_read10);
  826. /* Read back data from guest memory into local qtest memory */
  827. qtest_memread(qts, guest_buf, rx, len);
  828. g_assert_cmpint(memcmp(pattern, rx, len), ==, 0);
  829. g_free(pattern);
  830. g_free(rx);
  831. test_bmdma_teardown(qts);
  832. }
  833. int main(int argc, char **argv)
  834. {
  835. int fd;
  836. int ret;
  837. /* Create temporary blkdebug instructions */
  838. fd = mkstemp(debug_path);
  839. g_assert(fd >= 0);
  840. close(fd);
  841. /* Create a temporary raw image */
  842. fd = mkstemp(tmp_path);
  843. g_assert(fd >= 0);
  844. ret = ftruncate(fd, TEST_IMAGE_SIZE);
  845. g_assert(ret == 0);
  846. close(fd);
  847. /* Run the tests */
  848. g_test_init(&argc, &argv, NULL);
  849. qtest_add_func("/ide/identify", test_identify);
  850. qtest_add_func("/ide/bmdma/simple_rw", test_bmdma_simple_rw);
  851. qtest_add_func("/ide/bmdma/trim", test_bmdma_trim);
  852. qtest_add_func("/ide/bmdma/short_prdt", test_bmdma_short_prdt);
  853. qtest_add_func("/ide/bmdma/one_sector_short_prdt",
  854. test_bmdma_one_sector_short_prdt);
  855. qtest_add_func("/ide/bmdma/long_prdt", test_bmdma_long_prdt);
  856. qtest_add_func("/ide/bmdma/no_busmaster", test_bmdma_no_busmaster);
  857. qtest_add_func("/ide/flush", test_flush);
  858. qtest_add_func("/ide/flush/nodev", test_flush_nodev);
  859. qtest_add_func("/ide/flush/empty_drive", test_flush_empty_drive);
  860. qtest_add_func("/ide/flush/retry_pci", test_pci_retry_flush);
  861. qtest_add_func("/ide/flush/retry_isa", test_isa_retry_flush);
  862. qtest_add_func("/ide/cdrom/pio", test_cdrom_pio);
  863. qtest_add_func("/ide/cdrom/pio_large", test_cdrom_pio_large);
  864. qtest_add_func("/ide/cdrom/dma", test_cdrom_dma);
  865. ret = g_test_run();
  866. /* Cleanup */
  867. unlink(tmp_path);
  868. unlink(debug_path);
  869. return ret;
  870. }