2
0

sh_timer.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341
  1. /*
  2. * SuperH Timer modules.
  3. *
  4. * Copyright (c) 2007 Magnus Damm
  5. * Based on arm_timer.c by Paul Brook
  6. * Copyright (c) 2005-2006 CodeSourcery.
  7. *
  8. * This code is licensed under the GPL.
  9. */
  10. #include "qemu/osdep.h"
  11. #include "hw/hw.h"
  12. #include "hw/irq.h"
  13. #include "hw/sh4/sh.h"
  14. #include "qemu/timer.h"
  15. #include "hw/ptimer.h"
  16. //#define DEBUG_TIMER
  17. #define TIMER_TCR_TPSC (7 << 0)
  18. #define TIMER_TCR_CKEG (3 << 3)
  19. #define TIMER_TCR_UNIE (1 << 5)
  20. #define TIMER_TCR_ICPE (3 << 6)
  21. #define TIMER_TCR_UNF (1 << 8)
  22. #define TIMER_TCR_ICPF (1 << 9)
  23. #define TIMER_TCR_RESERVED (0x3f << 10)
  24. #define TIMER_FEAT_CAPT (1 << 0)
  25. #define TIMER_FEAT_EXTCLK (1 << 1)
  26. #define OFFSET_TCOR 0
  27. #define OFFSET_TCNT 1
  28. #define OFFSET_TCR 2
  29. #define OFFSET_TCPR 3
  30. typedef struct {
  31. ptimer_state *timer;
  32. uint32_t tcnt;
  33. uint32_t tcor;
  34. uint32_t tcr;
  35. uint32_t tcpr;
  36. int freq;
  37. int int_level;
  38. int old_level;
  39. int feat;
  40. int enabled;
  41. qemu_irq irq;
  42. } sh_timer_state;
  43. /* Check all active timers, and schedule the next timer interrupt. */
  44. static void sh_timer_update(sh_timer_state *s)
  45. {
  46. int new_level = s->int_level && (s->tcr & TIMER_TCR_UNIE);
  47. if (new_level != s->old_level)
  48. qemu_set_irq (s->irq, new_level);
  49. s->old_level = s->int_level;
  50. s->int_level = new_level;
  51. }
  52. static uint32_t sh_timer_read(void *opaque, hwaddr offset)
  53. {
  54. sh_timer_state *s = (sh_timer_state *)opaque;
  55. switch (offset >> 2) {
  56. case OFFSET_TCOR:
  57. return s->tcor;
  58. case OFFSET_TCNT:
  59. return ptimer_get_count(s->timer);
  60. case OFFSET_TCR:
  61. return s->tcr | (s->int_level ? TIMER_TCR_UNF : 0);
  62. case OFFSET_TCPR:
  63. if (s->feat & TIMER_FEAT_CAPT)
  64. return s->tcpr;
  65. /* fall through */
  66. default:
  67. hw_error("sh_timer_read: Bad offset %x\n", (int)offset);
  68. return 0;
  69. }
  70. }
  71. static void sh_timer_write(void *opaque, hwaddr offset,
  72. uint32_t value)
  73. {
  74. sh_timer_state *s = (sh_timer_state *)opaque;
  75. int freq;
  76. switch (offset >> 2) {
  77. case OFFSET_TCOR:
  78. s->tcor = value;
  79. ptimer_transaction_begin(s->timer);
  80. ptimer_set_limit(s->timer, s->tcor, 0);
  81. ptimer_transaction_commit(s->timer);
  82. break;
  83. case OFFSET_TCNT:
  84. s->tcnt = value;
  85. ptimer_transaction_begin(s->timer);
  86. ptimer_set_count(s->timer, s->tcnt);
  87. ptimer_transaction_commit(s->timer);
  88. break;
  89. case OFFSET_TCR:
  90. ptimer_transaction_begin(s->timer);
  91. if (s->enabled) {
  92. /* Pause the timer if it is running. This may cause some
  93. inaccuracy dure to rounding, but avoids a whole lot of other
  94. messyness. */
  95. ptimer_stop(s->timer);
  96. }
  97. freq = s->freq;
  98. /* ??? Need to recalculate expiry time after changing divisor. */
  99. switch (value & TIMER_TCR_TPSC) {
  100. case 0: freq >>= 2; break;
  101. case 1: freq >>= 4; break;
  102. case 2: freq >>= 6; break;
  103. case 3: freq >>= 8; break;
  104. case 4: freq >>= 10; break;
  105. case 6:
  106. case 7: if (s->feat & TIMER_FEAT_EXTCLK) break;
  107. default: hw_error("sh_timer_write: Reserved TPSC value\n"); break;
  108. }
  109. switch ((value & TIMER_TCR_CKEG) >> 3) {
  110. case 0: break;
  111. case 1:
  112. case 2:
  113. case 3: if (s->feat & TIMER_FEAT_EXTCLK) break;
  114. default: hw_error("sh_timer_write: Reserved CKEG value\n"); break;
  115. }
  116. switch ((value & TIMER_TCR_ICPE) >> 6) {
  117. case 0: break;
  118. case 2:
  119. case 3: if (s->feat & TIMER_FEAT_CAPT) break;
  120. default: hw_error("sh_timer_write: Reserved ICPE value\n"); break;
  121. }
  122. if ((value & TIMER_TCR_UNF) == 0)
  123. s->int_level = 0;
  124. value &= ~TIMER_TCR_UNF;
  125. if ((value & TIMER_TCR_ICPF) && (!(s->feat & TIMER_FEAT_CAPT)))
  126. hw_error("sh_timer_write: Reserved ICPF value\n");
  127. value &= ~TIMER_TCR_ICPF; /* capture not supported */
  128. if (value & TIMER_TCR_RESERVED)
  129. hw_error("sh_timer_write: Reserved TCR bits set\n");
  130. s->tcr = value;
  131. ptimer_set_limit(s->timer, s->tcor, 0);
  132. ptimer_set_freq(s->timer, freq);
  133. if (s->enabled) {
  134. /* Restart the timer if still enabled. */
  135. ptimer_run(s->timer, 0);
  136. }
  137. ptimer_transaction_commit(s->timer);
  138. break;
  139. case OFFSET_TCPR:
  140. if (s->feat & TIMER_FEAT_CAPT) {
  141. s->tcpr = value;
  142. break;
  143. }
  144. default:
  145. hw_error("sh_timer_write: Bad offset %x\n", (int)offset);
  146. }
  147. sh_timer_update(s);
  148. }
  149. static void sh_timer_start_stop(void *opaque, int enable)
  150. {
  151. sh_timer_state *s = (sh_timer_state *)opaque;
  152. #ifdef DEBUG_TIMER
  153. printf("sh_timer_start_stop %d (%d)\n", enable, s->enabled);
  154. #endif
  155. ptimer_transaction_begin(s->timer);
  156. if (s->enabled && !enable) {
  157. ptimer_stop(s->timer);
  158. }
  159. if (!s->enabled && enable) {
  160. ptimer_run(s->timer, 0);
  161. }
  162. ptimer_transaction_commit(s->timer);
  163. s->enabled = !!enable;
  164. #ifdef DEBUG_TIMER
  165. printf("sh_timer_start_stop done %d\n", s->enabled);
  166. #endif
  167. }
  168. static void sh_timer_tick(void *opaque)
  169. {
  170. sh_timer_state *s = (sh_timer_state *)opaque;
  171. s->int_level = s->enabled;
  172. sh_timer_update(s);
  173. }
  174. static void *sh_timer_init(uint32_t freq, int feat, qemu_irq irq)
  175. {
  176. sh_timer_state *s;
  177. s = (sh_timer_state *)g_malloc0(sizeof(sh_timer_state));
  178. s->freq = freq;
  179. s->feat = feat;
  180. s->tcor = 0xffffffff;
  181. s->tcnt = 0xffffffff;
  182. s->tcpr = 0xdeadbeef;
  183. s->tcr = 0;
  184. s->enabled = 0;
  185. s->irq = irq;
  186. s->timer = ptimer_init(sh_timer_tick, s, PTIMER_POLICY_DEFAULT);
  187. sh_timer_write(s, OFFSET_TCOR >> 2, s->tcor);
  188. sh_timer_write(s, OFFSET_TCNT >> 2, s->tcnt);
  189. sh_timer_write(s, OFFSET_TCPR >> 2, s->tcpr);
  190. sh_timer_write(s, OFFSET_TCR >> 2, s->tcpr);
  191. /* ??? Save/restore. */
  192. return s;
  193. }
  194. typedef struct {
  195. MemoryRegion iomem;
  196. MemoryRegion iomem_p4;
  197. MemoryRegion iomem_a7;
  198. void *timer[3];
  199. int level[3];
  200. uint32_t tocr;
  201. uint32_t tstr;
  202. int feat;
  203. } tmu012_state;
  204. static uint64_t tmu012_read(void *opaque, hwaddr offset,
  205. unsigned size)
  206. {
  207. tmu012_state *s = (tmu012_state *)opaque;
  208. #ifdef DEBUG_TIMER
  209. printf("tmu012_read 0x%lx\n", (unsigned long) offset);
  210. #endif
  211. if (offset >= 0x20) {
  212. if (!(s->feat & TMU012_FEAT_3CHAN))
  213. hw_error("tmu012_write: Bad channel offset %x\n", (int)offset);
  214. return sh_timer_read(s->timer[2], offset - 0x20);
  215. }
  216. if (offset >= 0x14)
  217. return sh_timer_read(s->timer[1], offset - 0x14);
  218. if (offset >= 0x08)
  219. return sh_timer_read(s->timer[0], offset - 0x08);
  220. if (offset == 4)
  221. return s->tstr;
  222. if ((s->feat & TMU012_FEAT_TOCR) && offset == 0)
  223. return s->tocr;
  224. hw_error("tmu012_write: Bad offset %x\n", (int)offset);
  225. return 0;
  226. }
  227. static void tmu012_write(void *opaque, hwaddr offset,
  228. uint64_t value, unsigned size)
  229. {
  230. tmu012_state *s = (tmu012_state *)opaque;
  231. #ifdef DEBUG_TIMER
  232. printf("tmu012_write 0x%lx 0x%08x\n", (unsigned long) offset, value);
  233. #endif
  234. if (offset >= 0x20) {
  235. if (!(s->feat & TMU012_FEAT_3CHAN))
  236. hw_error("tmu012_write: Bad channel offset %x\n", (int)offset);
  237. sh_timer_write(s->timer[2], offset - 0x20, value);
  238. return;
  239. }
  240. if (offset >= 0x14) {
  241. sh_timer_write(s->timer[1], offset - 0x14, value);
  242. return;
  243. }
  244. if (offset >= 0x08) {
  245. sh_timer_write(s->timer[0], offset - 0x08, value);
  246. return;
  247. }
  248. if (offset == 4) {
  249. sh_timer_start_stop(s->timer[0], value & (1 << 0));
  250. sh_timer_start_stop(s->timer[1], value & (1 << 1));
  251. if (s->feat & TMU012_FEAT_3CHAN)
  252. sh_timer_start_stop(s->timer[2], value & (1 << 2));
  253. else
  254. if (value & (1 << 2))
  255. hw_error("tmu012_write: Bad channel\n");
  256. s->tstr = value;
  257. return;
  258. }
  259. if ((s->feat & TMU012_FEAT_TOCR) && offset == 0) {
  260. s->tocr = value & (1 << 0);
  261. }
  262. }
  263. static const MemoryRegionOps tmu012_ops = {
  264. .read = tmu012_read,
  265. .write = tmu012_write,
  266. .endianness = DEVICE_NATIVE_ENDIAN,
  267. };
  268. void tmu012_init(MemoryRegion *sysmem, hwaddr base,
  269. int feat, uint32_t freq,
  270. qemu_irq ch0_irq, qemu_irq ch1_irq,
  271. qemu_irq ch2_irq0, qemu_irq ch2_irq1)
  272. {
  273. tmu012_state *s;
  274. int timer_feat = (feat & TMU012_FEAT_EXTCLK) ? TIMER_FEAT_EXTCLK : 0;
  275. s = (tmu012_state *)g_malloc0(sizeof(tmu012_state));
  276. s->feat = feat;
  277. s->timer[0] = sh_timer_init(freq, timer_feat, ch0_irq);
  278. s->timer[1] = sh_timer_init(freq, timer_feat, ch1_irq);
  279. if (feat & TMU012_FEAT_3CHAN)
  280. s->timer[2] = sh_timer_init(freq, timer_feat | TIMER_FEAT_CAPT,
  281. ch2_irq0); /* ch2_irq1 not supported */
  282. memory_region_init_io(&s->iomem, NULL, &tmu012_ops, s,
  283. "timer", 0x100000000ULL);
  284. memory_region_init_alias(&s->iomem_p4, NULL, "timer-p4",
  285. &s->iomem, 0, 0x1000);
  286. memory_region_add_subregion(sysmem, P4ADDR(base), &s->iomem_p4);
  287. memory_region_init_alias(&s->iomem_a7, NULL, "timer-a7",
  288. &s->iomem, 0, 0x1000);
  289. memory_region_add_subregion(sysmem, A7ADDR(base), &s->iomem_a7);
  290. /* ??? Save/restore. */
  291. }