niagara.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189
  1. /*
  2. * QEMU Sun4v/Niagara System Emulator
  3. *
  4. * Copyright (c) 2016 Artyom Tarasenko
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "qemu/units.h"
  26. #include "cpu.h"
  27. #include "hw/boards.h"
  28. #include "hw/char/serial.h"
  29. #include "hw/misc/unimp.h"
  30. #include "hw/loader.h"
  31. #include "hw/sparc/sparc64.h"
  32. #include "hw/rtc/sun4v-rtc.h"
  33. #include "exec/address-spaces.h"
  34. #include "sysemu/block-backend.h"
  35. #include "qemu/error-report.h"
  36. #include "sysemu/qtest.h"
  37. #include "sysemu/sysemu.h"
  38. #include "qapi/error.h"
  39. typedef struct NiagaraBoardState {
  40. MemoryRegion hv_ram;
  41. MemoryRegion partition_ram;
  42. MemoryRegion nvram;
  43. MemoryRegion md_rom;
  44. MemoryRegion hv_rom;
  45. MemoryRegion vdisk_ram;
  46. MemoryRegion prom;
  47. } NiagaraBoardState;
  48. #define NIAGARA_HV_RAM_BASE 0x100000ULL
  49. #define NIAGARA_HV_RAM_SIZE 0x3f00000ULL /* 63 MiB */
  50. #define NIAGARA_PARTITION_RAM_BASE 0x80000000ULL
  51. #define NIAGARA_UART_BASE 0x1f10000000ULL
  52. #define NIAGARA_NVRAM_BASE 0x1f11000000ULL
  53. #define NIAGARA_NVRAM_SIZE 0x2000
  54. #define NIAGARA_MD_ROM_BASE 0x1f12000000ULL
  55. #define NIAGARA_MD_ROM_SIZE 0x2000
  56. #define NIAGARA_HV_ROM_BASE 0x1f12080000ULL
  57. #define NIAGARA_HV_ROM_SIZE 0x2000
  58. #define NIAGARA_IOBBASE 0x9800000000ULL
  59. #define NIAGARA_IOBSIZE 0x0100000000ULL
  60. #define NIAGARA_VDISK_BASE 0x1f40000000ULL
  61. #define NIAGARA_RTC_BASE 0xfff0c1fff8ULL
  62. #define NIAGARA_UART_BASE 0x1f10000000ULL
  63. /* Firmware layout
  64. *
  65. * |------------------|
  66. * | openboot.bin |
  67. * |------------------| PROM_ADDR + OBP_OFFSET
  68. * | q.bin |
  69. * |------------------| PROM_ADDR + Q_OFFSET
  70. * | reset.bin |
  71. * |------------------| PROM_ADDR
  72. */
  73. #define NIAGARA_PROM_BASE 0xfff0000000ULL
  74. #define NIAGARA_Q_OFFSET 0x10000ULL
  75. #define NIAGARA_OBP_OFFSET 0x80000ULL
  76. #define PROM_SIZE_MAX (4 * MiB)
  77. static void add_rom_or_fail(const char *file, const hwaddr addr)
  78. {
  79. /* XXX remove qtest_enabled() check once firmware files are
  80. * in the qemu tree
  81. */
  82. if (!qtest_enabled() && rom_add_file_fixed(file, addr, -1)) {
  83. error_report("Unable to load a firmware for -M niagara");
  84. exit(1);
  85. }
  86. }
  87. /* Niagara hardware initialisation */
  88. static void niagara_init(MachineState *machine)
  89. {
  90. NiagaraBoardState *s = g_new(NiagaraBoardState, 1);
  91. DriveInfo *dinfo = drive_get_next(IF_PFLASH);
  92. MemoryRegion *sysmem = get_system_memory();
  93. /* init CPUs */
  94. sparc64_cpu_devinit(machine->cpu_type, NIAGARA_PROM_BASE);
  95. /* set up devices */
  96. memory_region_init_ram(&s->hv_ram, NULL, "sun4v-hv.ram",
  97. NIAGARA_HV_RAM_SIZE, &error_fatal);
  98. memory_region_add_subregion(sysmem, NIAGARA_HV_RAM_BASE, &s->hv_ram);
  99. memory_region_allocate_system_memory(&s->partition_ram, NULL,
  100. "sun4v-partition.ram",
  101. machine->ram_size);
  102. memory_region_add_subregion(sysmem, NIAGARA_PARTITION_RAM_BASE,
  103. &s->partition_ram);
  104. memory_region_init_ram(&s->nvram, NULL, "sun4v.nvram", NIAGARA_NVRAM_SIZE,
  105. &error_fatal);
  106. memory_region_add_subregion(sysmem, NIAGARA_NVRAM_BASE, &s->nvram);
  107. memory_region_init_ram(&s->md_rom, NULL, "sun4v-md.rom",
  108. NIAGARA_MD_ROM_SIZE, &error_fatal);
  109. memory_region_add_subregion(sysmem, NIAGARA_MD_ROM_BASE, &s->md_rom);
  110. memory_region_init_ram(&s->hv_rom, NULL, "sun4v-hv.rom",
  111. NIAGARA_HV_ROM_SIZE, &error_fatal);
  112. memory_region_add_subregion(sysmem, NIAGARA_HV_ROM_BASE, &s->hv_rom);
  113. memory_region_init_ram(&s->prom, NULL, "sun4v.prom", PROM_SIZE_MAX,
  114. &error_fatal);
  115. memory_region_add_subregion(sysmem, NIAGARA_PROM_BASE, &s->prom);
  116. add_rom_or_fail("nvram1", NIAGARA_NVRAM_BASE);
  117. add_rom_or_fail("1up-md.bin", NIAGARA_MD_ROM_BASE);
  118. add_rom_or_fail("1up-hv.bin", NIAGARA_HV_ROM_BASE);
  119. add_rom_or_fail("reset.bin", NIAGARA_PROM_BASE);
  120. add_rom_or_fail("q.bin", NIAGARA_PROM_BASE + NIAGARA_Q_OFFSET);
  121. add_rom_or_fail("openboot.bin", NIAGARA_PROM_BASE + NIAGARA_OBP_OFFSET);
  122. /* the virtual ramdisk is kind of initrd, but it resides
  123. outside of the partition RAM */
  124. if (dinfo) {
  125. BlockBackend *blk = blk_by_legacy_dinfo(dinfo);
  126. int size = blk_getlength(blk);
  127. if (size > 0) {
  128. memory_region_init_ram(&s->vdisk_ram, NULL, "sun4v_vdisk.ram", size,
  129. &error_fatal);
  130. memory_region_add_subregion(get_system_memory(),
  131. NIAGARA_VDISK_BASE, &s->vdisk_ram);
  132. dinfo->is_default = 1;
  133. rom_add_file_fixed(blk_bs(blk)->filename, NIAGARA_VDISK_BASE, -1);
  134. } else {
  135. error_report("could not load ram disk '%s'",
  136. blk_bs(blk)->filename);
  137. exit(1);
  138. }
  139. }
  140. if (serial_hd(0)) {
  141. serial_mm_init(sysmem, NIAGARA_UART_BASE, 0, NULL, 115200,
  142. serial_hd(0), DEVICE_BIG_ENDIAN);
  143. }
  144. create_unimplemented_device("sun4v-iob", NIAGARA_IOBBASE, NIAGARA_IOBSIZE);
  145. sun4v_rtc_init(NIAGARA_RTC_BASE);
  146. }
  147. static void niagara_class_init(ObjectClass *oc, void *data)
  148. {
  149. MachineClass *mc = MACHINE_CLASS(oc);
  150. mc->desc = "Sun4v platform, Niagara";
  151. mc->init = niagara_init;
  152. mc->max_cpus = 1; /* XXX for now */
  153. mc->default_boot_order = "c";
  154. mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Sun-UltraSparc-T1");
  155. }
  156. static const TypeInfo niagara_type = {
  157. .name = MACHINE_TYPE_NAME("niagara"),
  158. .parent = TYPE_MACHINE,
  159. .class_init = niagara_class_init,
  160. };
  161. static void niagara_register_types(void)
  162. {
  163. type_register_static(&niagara_type);
  164. }
  165. type_init(niagara_register_types)