bcm2835_sdhost.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457
  1. /*
  2. * Raspberry Pi (BCM2835) SD Host Controller
  3. *
  4. * Copyright (c) 2017 Antfield SAS
  5. *
  6. * Authors:
  7. * Clement Deschamps <clement.deschamps@antfield.fr>
  8. * Luc Michel <luc.michel@antfield.fr>
  9. *
  10. * This work is licensed under the terms of the GNU GPL, version 2 or later.
  11. * See the COPYING file in the top-level directory.
  12. */
  13. #include "qemu/osdep.h"
  14. #include "qemu/log.h"
  15. #include "qemu/module.h"
  16. #include "sysemu/blockdev.h"
  17. #include "hw/irq.h"
  18. #include "hw/sd/bcm2835_sdhost.h"
  19. #include "migration/vmstate.h"
  20. #include "trace.h"
  21. #define TYPE_BCM2835_SDHOST_BUS "bcm2835-sdhost-bus"
  22. #define BCM2835_SDHOST_BUS(obj) \
  23. OBJECT_CHECK(SDBus, (obj), TYPE_BCM2835_SDHOST_BUS)
  24. #define SDCMD 0x00 /* Command to SD card - 16 R/W */
  25. #define SDARG 0x04 /* Argument to SD card - 32 R/W */
  26. #define SDTOUT 0x08 /* Start value for timeout counter - 32 R/W */
  27. #define SDCDIV 0x0c /* Start value for clock divider - 11 R/W */
  28. #define SDRSP0 0x10 /* SD card rsp (31:0) - 32 R */
  29. #define SDRSP1 0x14 /* SD card rsp (63:32) - 32 R */
  30. #define SDRSP2 0x18 /* SD card rsp (95:64) - 32 R */
  31. #define SDRSP3 0x1c /* SD card rsp (127:96) - 32 R */
  32. #define SDHSTS 0x20 /* SD host status - 11 R */
  33. #define SDVDD 0x30 /* SD card power control - 1 R/W */
  34. #define SDEDM 0x34 /* Emergency Debug Mode - 13 R/W */
  35. #define SDHCFG 0x38 /* Host configuration - 2 R/W */
  36. #define SDHBCT 0x3c /* Host byte count (debug) - 32 R/W */
  37. #define SDDATA 0x40 /* Data to/from SD card - 32 R/W */
  38. #define SDHBLC 0x50 /* Host block count (SDIO/SDHC) - 9 R/W */
  39. #define SDCMD_NEW_FLAG 0x8000
  40. #define SDCMD_FAIL_FLAG 0x4000
  41. #define SDCMD_BUSYWAIT 0x800
  42. #define SDCMD_NO_RESPONSE 0x400
  43. #define SDCMD_LONG_RESPONSE 0x200
  44. #define SDCMD_WRITE_CMD 0x80
  45. #define SDCMD_READ_CMD 0x40
  46. #define SDCMD_CMD_MASK 0x3f
  47. #define SDCDIV_MAX_CDIV 0x7ff
  48. #define SDHSTS_BUSY_IRPT 0x400
  49. #define SDHSTS_BLOCK_IRPT 0x200
  50. #define SDHSTS_SDIO_IRPT 0x100
  51. #define SDHSTS_REW_TIME_OUT 0x80
  52. #define SDHSTS_CMD_TIME_OUT 0x40
  53. #define SDHSTS_CRC16_ERROR 0x20
  54. #define SDHSTS_CRC7_ERROR 0x10
  55. #define SDHSTS_FIFO_ERROR 0x08
  56. /* Reserved */
  57. /* Reserved */
  58. #define SDHSTS_DATA_FLAG 0x01
  59. #define SDHCFG_BUSY_IRPT_EN (1 << 10)
  60. #define SDHCFG_BLOCK_IRPT_EN (1 << 8)
  61. #define SDHCFG_SDIO_IRPT_EN (1 << 5)
  62. #define SDHCFG_DATA_IRPT_EN (1 << 4)
  63. #define SDHCFG_SLOW_CARD (1 << 3)
  64. #define SDHCFG_WIDE_EXT_BUS (1 << 2)
  65. #define SDHCFG_WIDE_INT_BUS (1 << 1)
  66. #define SDHCFG_REL_CMD_LINE (1 << 0)
  67. #define SDEDM_FORCE_DATA_MODE (1 << 19)
  68. #define SDEDM_CLOCK_PULSE (1 << 20)
  69. #define SDEDM_BYPASS (1 << 21)
  70. #define SDEDM_WRITE_THRESHOLD_SHIFT 9
  71. #define SDEDM_READ_THRESHOLD_SHIFT 14
  72. #define SDEDM_THRESHOLD_MASK 0x1f
  73. #define SDEDM_FSM_MASK 0xf
  74. #define SDEDM_FSM_IDENTMODE 0x0
  75. #define SDEDM_FSM_DATAMODE 0x1
  76. #define SDEDM_FSM_READDATA 0x2
  77. #define SDEDM_FSM_WRITEDATA 0x3
  78. #define SDEDM_FSM_READWAIT 0x4
  79. #define SDEDM_FSM_READCRC 0x5
  80. #define SDEDM_FSM_WRITECRC 0x6
  81. #define SDEDM_FSM_WRITEWAIT1 0x7
  82. #define SDEDM_FSM_POWERDOWN 0x8
  83. #define SDEDM_FSM_POWERUP 0x9
  84. #define SDEDM_FSM_WRITESTART1 0xa
  85. #define SDEDM_FSM_WRITESTART2 0xb
  86. #define SDEDM_FSM_GENPULSES 0xc
  87. #define SDEDM_FSM_WRITEWAIT2 0xd
  88. #define SDEDM_FSM_STARTPOWDOWN 0xf
  89. #define SDDATA_FIFO_WORDS 16
  90. static void bcm2835_sdhost_update_irq(BCM2835SDHostState *s)
  91. {
  92. uint32_t irq = s->status &
  93. (SDHSTS_BUSY_IRPT | SDHSTS_BLOCK_IRPT | SDHSTS_SDIO_IRPT);
  94. trace_bcm2835_sdhost_update_irq(irq);
  95. qemu_set_irq(s->irq, !!irq);
  96. }
  97. static void bcm2835_sdhost_send_command(BCM2835SDHostState *s)
  98. {
  99. SDRequest request;
  100. uint8_t rsp[16];
  101. int rlen;
  102. request.cmd = s->cmd & SDCMD_CMD_MASK;
  103. request.arg = s->cmdarg;
  104. rlen = sdbus_do_command(&s->sdbus, &request, rsp);
  105. if (rlen < 0) {
  106. goto error;
  107. }
  108. if (!(s->cmd & SDCMD_NO_RESPONSE)) {
  109. if (rlen == 0 || (rlen == 4 && (s->cmd & SDCMD_LONG_RESPONSE))) {
  110. goto error;
  111. }
  112. if (rlen != 4 && rlen != 16) {
  113. goto error;
  114. }
  115. if (rlen == 4) {
  116. s->rsp[0] = ldl_be_p(&rsp[0]);
  117. s->rsp[1] = s->rsp[2] = s->rsp[3] = 0;
  118. } else {
  119. s->rsp[0] = ldl_be_p(&rsp[12]);
  120. s->rsp[1] = ldl_be_p(&rsp[8]);
  121. s->rsp[2] = ldl_be_p(&rsp[4]);
  122. s->rsp[3] = ldl_be_p(&rsp[0]);
  123. }
  124. }
  125. /* We never really delay commands, so if this was a 'busywait' command
  126. * then we've completed it now and can raise the interrupt.
  127. */
  128. if ((s->cmd & SDCMD_BUSYWAIT) && (s->config & SDHCFG_BUSY_IRPT_EN)) {
  129. s->status |= SDHSTS_BUSY_IRPT;
  130. }
  131. return;
  132. error:
  133. s->cmd |= SDCMD_FAIL_FLAG;
  134. s->status |= SDHSTS_CMD_TIME_OUT;
  135. }
  136. static void bcm2835_sdhost_fifo_push(BCM2835SDHostState *s, uint32_t value)
  137. {
  138. int n;
  139. if (s->fifo_len == BCM2835_SDHOST_FIFO_LEN) {
  140. /* FIFO overflow */
  141. return;
  142. }
  143. n = (s->fifo_pos + s->fifo_len) & (BCM2835_SDHOST_FIFO_LEN - 1);
  144. s->fifo_len++;
  145. s->fifo[n] = value;
  146. }
  147. static uint32_t bcm2835_sdhost_fifo_pop(BCM2835SDHostState *s)
  148. {
  149. uint32_t value;
  150. if (s->fifo_len == 0) {
  151. /* FIFO underflow */
  152. return 0;
  153. }
  154. value = s->fifo[s->fifo_pos];
  155. s->fifo_len--;
  156. s->fifo_pos = (s->fifo_pos + 1) & (BCM2835_SDHOST_FIFO_LEN - 1);
  157. return value;
  158. }
  159. static void bcm2835_sdhost_fifo_run(BCM2835SDHostState *s)
  160. {
  161. uint32_t value = 0;
  162. int n;
  163. int is_read;
  164. int is_write;
  165. is_read = (s->cmd & SDCMD_READ_CMD) != 0;
  166. is_write = (s->cmd & SDCMD_WRITE_CMD) != 0;
  167. if (s->datacnt != 0 && (is_write || sdbus_data_ready(&s->sdbus))) {
  168. if (is_read) {
  169. n = 0;
  170. while (s->datacnt && s->fifo_len < BCM2835_SDHOST_FIFO_LEN) {
  171. value |= (uint32_t)sdbus_read_data(&s->sdbus) << (n * 8);
  172. s->datacnt--;
  173. n++;
  174. if (n == 4) {
  175. bcm2835_sdhost_fifo_push(s, value);
  176. s->status |= SDHSTS_DATA_FLAG;
  177. if (s->config & SDHCFG_DATA_IRPT_EN) {
  178. s->status |= SDHSTS_SDIO_IRPT;
  179. }
  180. n = 0;
  181. value = 0;
  182. }
  183. }
  184. if (n != 0) {
  185. bcm2835_sdhost_fifo_push(s, value);
  186. s->status |= SDHSTS_DATA_FLAG;
  187. if (s->config & SDHCFG_DATA_IRPT_EN) {
  188. s->status |= SDHSTS_SDIO_IRPT;
  189. }
  190. }
  191. } else if (is_write) { /* write */
  192. n = 0;
  193. while (s->datacnt > 0 && (s->fifo_len > 0 || n > 0)) {
  194. if (n == 0) {
  195. value = bcm2835_sdhost_fifo_pop(s);
  196. s->status |= SDHSTS_DATA_FLAG;
  197. if (s->config & SDHCFG_DATA_IRPT_EN) {
  198. s->status |= SDHSTS_SDIO_IRPT;
  199. }
  200. n = 4;
  201. }
  202. n--;
  203. s->datacnt--;
  204. sdbus_write_data(&s->sdbus, value & 0xff);
  205. value >>= 8;
  206. }
  207. }
  208. if (s->datacnt == 0) {
  209. s->edm &= ~SDEDM_FSM_MASK;
  210. s->edm |= SDEDM_FSM_DATAMODE;
  211. trace_bcm2835_sdhost_edm_change("datacnt 0", s->edm);
  212. }
  213. if (is_write) {
  214. /* set block interrupt at end of each block transfer */
  215. if (s->hbct && s->datacnt % s->hbct == 0 &&
  216. (s->config & SDHCFG_BLOCK_IRPT_EN)) {
  217. s->status |= SDHSTS_BLOCK_IRPT;
  218. }
  219. /* set data interrupt after each transfer */
  220. s->status |= SDHSTS_DATA_FLAG;
  221. if (s->config & SDHCFG_DATA_IRPT_EN) {
  222. s->status |= SDHSTS_SDIO_IRPT;
  223. }
  224. }
  225. }
  226. bcm2835_sdhost_update_irq(s);
  227. s->edm &= ~(0x1f << 4);
  228. s->edm |= ((s->fifo_len & 0x1f) << 4);
  229. trace_bcm2835_sdhost_edm_change("fifo run", s->edm);
  230. }
  231. static uint64_t bcm2835_sdhost_read(void *opaque, hwaddr offset,
  232. unsigned size)
  233. {
  234. BCM2835SDHostState *s = (BCM2835SDHostState *)opaque;
  235. uint32_t res = 0;
  236. switch (offset) {
  237. case SDCMD:
  238. res = s->cmd;
  239. break;
  240. case SDHSTS:
  241. res = s->status;
  242. break;
  243. case SDRSP0:
  244. res = s->rsp[0];
  245. break;
  246. case SDRSP1:
  247. res = s->rsp[1];
  248. break;
  249. case SDRSP2:
  250. res = s->rsp[2];
  251. break;
  252. case SDRSP3:
  253. res = s->rsp[3];
  254. break;
  255. case SDEDM:
  256. res = s->edm;
  257. break;
  258. case SDVDD:
  259. res = s->vdd;
  260. break;
  261. case SDDATA:
  262. res = bcm2835_sdhost_fifo_pop(s);
  263. bcm2835_sdhost_fifo_run(s);
  264. break;
  265. case SDHBCT:
  266. res = s->hbct;
  267. break;
  268. case SDHBLC:
  269. res = s->hblc;
  270. break;
  271. default:
  272. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n",
  273. __func__, offset);
  274. res = 0;
  275. break;
  276. }
  277. trace_bcm2835_sdhost_read(offset, res, size);
  278. return res;
  279. }
  280. static void bcm2835_sdhost_write(void *opaque, hwaddr offset,
  281. uint64_t value, unsigned size)
  282. {
  283. BCM2835SDHostState *s = (BCM2835SDHostState *)opaque;
  284. trace_bcm2835_sdhost_write(offset, value, size);
  285. switch (offset) {
  286. case SDCMD:
  287. s->cmd = value;
  288. if (value & SDCMD_NEW_FLAG) {
  289. bcm2835_sdhost_send_command(s);
  290. bcm2835_sdhost_fifo_run(s);
  291. s->cmd &= ~SDCMD_NEW_FLAG;
  292. }
  293. break;
  294. case SDTOUT:
  295. break;
  296. case SDCDIV:
  297. break;
  298. case SDHSTS:
  299. s->status &= ~value;
  300. bcm2835_sdhost_update_irq(s);
  301. break;
  302. case SDARG:
  303. s->cmdarg = value;
  304. break;
  305. case SDEDM:
  306. if ((value & 0xf) == 0xf) {
  307. /* power down */
  308. value &= ~0xf;
  309. }
  310. s->edm = value;
  311. trace_bcm2835_sdhost_edm_change("guest register write", s->edm);
  312. break;
  313. case SDHCFG:
  314. s->config = value;
  315. bcm2835_sdhost_fifo_run(s);
  316. break;
  317. case SDVDD:
  318. s->vdd = value;
  319. break;
  320. case SDDATA:
  321. bcm2835_sdhost_fifo_push(s, value);
  322. bcm2835_sdhost_fifo_run(s);
  323. break;
  324. case SDHBCT:
  325. s->hbct = value;
  326. break;
  327. case SDHBLC:
  328. s->hblc = value;
  329. s->datacnt = s->hblc * s->hbct;
  330. bcm2835_sdhost_fifo_run(s);
  331. break;
  332. default:
  333. qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n",
  334. __func__, offset);
  335. break;
  336. }
  337. }
  338. static const MemoryRegionOps bcm2835_sdhost_ops = {
  339. .read = bcm2835_sdhost_read,
  340. .write = bcm2835_sdhost_write,
  341. .endianness = DEVICE_NATIVE_ENDIAN,
  342. };
  343. static const VMStateDescription vmstate_bcm2835_sdhost = {
  344. .name = TYPE_BCM2835_SDHOST,
  345. .version_id = 1,
  346. .minimum_version_id = 1,
  347. .fields = (VMStateField[]) {
  348. VMSTATE_UINT32(cmd, BCM2835SDHostState),
  349. VMSTATE_UINT32(cmdarg, BCM2835SDHostState),
  350. VMSTATE_UINT32(status, BCM2835SDHostState),
  351. VMSTATE_UINT32_ARRAY(rsp, BCM2835SDHostState, 4),
  352. VMSTATE_UINT32(config, BCM2835SDHostState),
  353. VMSTATE_UINT32(edm, BCM2835SDHostState),
  354. VMSTATE_UINT32(vdd, BCM2835SDHostState),
  355. VMSTATE_UINT32(hbct, BCM2835SDHostState),
  356. VMSTATE_UINT32(hblc, BCM2835SDHostState),
  357. VMSTATE_INT32(fifo_pos, BCM2835SDHostState),
  358. VMSTATE_INT32(fifo_len, BCM2835SDHostState),
  359. VMSTATE_UINT32_ARRAY(fifo, BCM2835SDHostState, BCM2835_SDHOST_FIFO_LEN),
  360. VMSTATE_UINT32(datacnt, BCM2835SDHostState),
  361. VMSTATE_END_OF_LIST()
  362. }
  363. };
  364. static void bcm2835_sdhost_init(Object *obj)
  365. {
  366. BCM2835SDHostState *s = BCM2835_SDHOST(obj);
  367. qbus_create_inplace(&s->sdbus, sizeof(s->sdbus),
  368. TYPE_BCM2835_SDHOST_BUS, DEVICE(s), "sd-bus");
  369. memory_region_init_io(&s->iomem, obj, &bcm2835_sdhost_ops, s,
  370. TYPE_BCM2835_SDHOST, 0x1000);
  371. sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->iomem);
  372. sysbus_init_irq(SYS_BUS_DEVICE(s), &s->irq);
  373. }
  374. static void bcm2835_sdhost_reset(DeviceState *dev)
  375. {
  376. BCM2835SDHostState *s = BCM2835_SDHOST(dev);
  377. s->cmd = 0;
  378. s->cmdarg = 0;
  379. s->edm = 0x0000c60f;
  380. trace_bcm2835_sdhost_edm_change("device reset", s->edm);
  381. s->config = 0;
  382. s->hbct = 0;
  383. s->hblc = 0;
  384. s->datacnt = 0;
  385. s->fifo_pos = 0;
  386. s->fifo_len = 0;
  387. }
  388. static void bcm2835_sdhost_class_init(ObjectClass *klass, void *data)
  389. {
  390. DeviceClass *dc = DEVICE_CLASS(klass);
  391. dc->reset = bcm2835_sdhost_reset;
  392. dc->vmsd = &vmstate_bcm2835_sdhost;
  393. }
  394. static TypeInfo bcm2835_sdhost_info = {
  395. .name = TYPE_BCM2835_SDHOST,
  396. .parent = TYPE_SYS_BUS_DEVICE,
  397. .instance_size = sizeof(BCM2835SDHostState),
  398. .class_init = bcm2835_sdhost_class_init,
  399. .instance_init = bcm2835_sdhost_init,
  400. };
  401. static const TypeInfo bcm2835_sdhost_bus_info = {
  402. .name = TYPE_BCM2835_SDHOST_BUS,
  403. .parent = TYPE_SD_BUS,
  404. .instance_size = sizeof(SDBus),
  405. };
  406. static void bcm2835_sdhost_register_types(void)
  407. {
  408. type_register_static(&bcm2835_sdhost_info);
  409. type_register_static(&bcm2835_sdhost_bus_info);
  410. }
  411. type_init(bcm2835_sdhost_register_types)