2
0

aspeed_sdhci.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198
  1. /*
  2. * Aspeed SD Host Controller
  3. * Eddie James <eajames@linux.ibm.com>
  4. *
  5. * Copyright (C) 2019 IBM Corp
  6. * SPDX-License-Identifer: GPL-2.0-or-later
  7. */
  8. #include "qemu/osdep.h"
  9. #include "qemu/log.h"
  10. #include "qemu/error-report.h"
  11. #include "hw/sd/aspeed_sdhci.h"
  12. #include "qapi/error.h"
  13. #include "hw/irq.h"
  14. #include "migration/vmstate.h"
  15. #define ASPEED_SDHCI_INFO 0x00
  16. #define ASPEED_SDHCI_INFO_RESET 0x00030000
  17. #define ASPEED_SDHCI_DEBOUNCE 0x04
  18. #define ASPEED_SDHCI_DEBOUNCE_RESET 0x00000005
  19. #define ASPEED_SDHCI_BUS 0x08
  20. #define ASPEED_SDHCI_SDIO_140 0x10
  21. #define ASPEED_SDHCI_SDIO_148 0x18
  22. #define ASPEED_SDHCI_SDIO_240 0x20
  23. #define ASPEED_SDHCI_SDIO_248 0x28
  24. #define ASPEED_SDHCI_WP_POL 0xec
  25. #define ASPEED_SDHCI_CARD_DET 0xf0
  26. #define ASPEED_SDHCI_IRQ_STAT 0xfc
  27. #define TO_REG(addr) ((addr) / sizeof(uint32_t))
  28. static uint64_t aspeed_sdhci_read(void *opaque, hwaddr addr, unsigned int size)
  29. {
  30. uint32_t val = 0;
  31. AspeedSDHCIState *sdhci = opaque;
  32. switch (addr) {
  33. case ASPEED_SDHCI_SDIO_140:
  34. val = (uint32_t)sdhci->slots[0].capareg;
  35. break;
  36. case ASPEED_SDHCI_SDIO_148:
  37. val = (uint32_t)sdhci->slots[0].maxcurr;
  38. break;
  39. case ASPEED_SDHCI_SDIO_240:
  40. val = (uint32_t)sdhci->slots[1].capareg;
  41. break;
  42. case ASPEED_SDHCI_SDIO_248:
  43. val = (uint32_t)sdhci->slots[1].maxcurr;
  44. break;
  45. default:
  46. if (addr < ASPEED_SDHCI_REG_SIZE) {
  47. val = sdhci->regs[TO_REG(addr)];
  48. } else {
  49. qemu_log_mask(LOG_GUEST_ERROR,
  50. "%s: Out-of-bounds read at 0x%" HWADDR_PRIx "\n",
  51. __func__, addr);
  52. }
  53. }
  54. return (uint64_t)val;
  55. }
  56. static void aspeed_sdhci_write(void *opaque, hwaddr addr, uint64_t val,
  57. unsigned int size)
  58. {
  59. AspeedSDHCIState *sdhci = opaque;
  60. switch (addr) {
  61. case ASPEED_SDHCI_SDIO_140:
  62. sdhci->slots[0].capareg = (uint64_t)(uint32_t)val;
  63. break;
  64. case ASPEED_SDHCI_SDIO_148:
  65. sdhci->slots[0].maxcurr = (uint64_t)(uint32_t)val;
  66. break;
  67. case ASPEED_SDHCI_SDIO_240:
  68. sdhci->slots[1].capareg = (uint64_t)(uint32_t)val;
  69. break;
  70. case ASPEED_SDHCI_SDIO_248:
  71. sdhci->slots[1].maxcurr = (uint64_t)(uint32_t)val;
  72. break;
  73. default:
  74. if (addr < ASPEED_SDHCI_REG_SIZE) {
  75. sdhci->regs[TO_REG(addr)] = (uint32_t)val;
  76. } else {
  77. qemu_log_mask(LOG_GUEST_ERROR,
  78. "%s: Out-of-bounds write at 0x%" HWADDR_PRIx "\n",
  79. __func__, addr);
  80. }
  81. }
  82. }
  83. static const MemoryRegionOps aspeed_sdhci_ops = {
  84. .read = aspeed_sdhci_read,
  85. .write = aspeed_sdhci_write,
  86. .endianness = DEVICE_NATIVE_ENDIAN,
  87. .valid.min_access_size = 4,
  88. .valid.max_access_size = 4,
  89. };
  90. static void aspeed_sdhci_set_irq(void *opaque, int n, int level)
  91. {
  92. AspeedSDHCIState *sdhci = opaque;
  93. if (level) {
  94. sdhci->regs[TO_REG(ASPEED_SDHCI_IRQ_STAT)] |= BIT(n);
  95. qemu_irq_raise(sdhci->irq);
  96. } else {
  97. sdhci->regs[TO_REG(ASPEED_SDHCI_IRQ_STAT)] &= ~BIT(n);
  98. qemu_irq_lower(sdhci->irq);
  99. }
  100. }
  101. static void aspeed_sdhci_realize(DeviceState *dev, Error **errp)
  102. {
  103. Error *err = NULL;
  104. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  105. AspeedSDHCIState *sdhci = ASPEED_SDHCI(dev);
  106. /* Create input irqs for the slots */
  107. qdev_init_gpio_in_named_with_opaque(DEVICE(sbd), aspeed_sdhci_set_irq,
  108. sdhci, NULL, ASPEED_SDHCI_NUM_SLOTS);
  109. sysbus_init_irq(sbd, &sdhci->irq);
  110. memory_region_init_io(&sdhci->iomem, OBJECT(sdhci), &aspeed_sdhci_ops,
  111. sdhci, TYPE_ASPEED_SDHCI, 0x1000);
  112. sysbus_init_mmio(sbd, &sdhci->iomem);
  113. for (int i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) {
  114. Object *sdhci_slot = OBJECT(&sdhci->slots[i]);
  115. SysBusDevice *sbd_slot = SYS_BUS_DEVICE(&sdhci->slots[i]);
  116. object_property_set_int(sdhci_slot, 2, "sd-spec-version", &err);
  117. if (err) {
  118. error_propagate(errp, err);
  119. return;
  120. }
  121. object_property_set_uint(sdhci_slot, ASPEED_SDHCI_CAPABILITIES,
  122. "capareg", &err);
  123. if (err) {
  124. error_propagate(errp, err);
  125. return;
  126. }
  127. object_property_set_bool(sdhci_slot, true, "realized", &err);
  128. if (err) {
  129. error_propagate(errp, err);
  130. return;
  131. }
  132. sysbus_connect_irq(sbd_slot, 0, qdev_get_gpio_in(DEVICE(sbd), i));
  133. memory_region_add_subregion(&sdhci->iomem, (i + 1) * 0x100,
  134. &sdhci->slots[i].iomem);
  135. }
  136. }
  137. static void aspeed_sdhci_reset(DeviceState *dev)
  138. {
  139. AspeedSDHCIState *sdhci = ASPEED_SDHCI(dev);
  140. memset(sdhci->regs, 0, ASPEED_SDHCI_REG_SIZE);
  141. sdhci->regs[TO_REG(ASPEED_SDHCI_INFO)] = ASPEED_SDHCI_INFO_RESET;
  142. sdhci->regs[TO_REG(ASPEED_SDHCI_DEBOUNCE)] = ASPEED_SDHCI_DEBOUNCE_RESET;
  143. }
  144. static const VMStateDescription vmstate_aspeed_sdhci = {
  145. .name = TYPE_ASPEED_SDHCI,
  146. .version_id = 1,
  147. .fields = (VMStateField[]) {
  148. VMSTATE_UINT32_ARRAY(regs, AspeedSDHCIState, ASPEED_SDHCI_NUM_REGS),
  149. VMSTATE_END_OF_LIST(),
  150. },
  151. };
  152. static void aspeed_sdhci_class_init(ObjectClass *classp, void *data)
  153. {
  154. DeviceClass *dc = DEVICE_CLASS(classp);
  155. dc->realize = aspeed_sdhci_realize;
  156. dc->reset = aspeed_sdhci_reset;
  157. dc->vmsd = &vmstate_aspeed_sdhci;
  158. }
  159. static TypeInfo aspeed_sdhci_info = {
  160. .name = TYPE_ASPEED_SDHCI,
  161. .parent = TYPE_SYS_BUS_DEVICE,
  162. .instance_size = sizeof(AspeedSDHCIState),
  163. .class_init = aspeed_sdhci_class_init,
  164. };
  165. static void aspeed_sdhci_register_types(void)
  166. {
  167. type_register_static(&aspeed_sdhci_info);
  168. }
  169. type_init(aspeed_sdhci_register_types)