sifive_test.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899
  1. /*
  2. * QEMU SiFive Test Finisher
  3. *
  4. * Copyright (c) 2018 SiFive, Inc.
  5. *
  6. * Test finisher memory mapped device used to exit simulation
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms and conditions of the GNU General Public License,
  10. * version 2 or later, as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "qemu/osdep.h"
  21. #include "hw/sysbus.h"
  22. #include "qemu/log.h"
  23. #include "qemu/module.h"
  24. #include "sysemu/runstate.h"
  25. #include "hw/hw.h"
  26. #include "hw/riscv/sifive_test.h"
  27. static uint64_t sifive_test_read(void *opaque, hwaddr addr, unsigned int size)
  28. {
  29. return 0;
  30. }
  31. static void sifive_test_write(void *opaque, hwaddr addr,
  32. uint64_t val64, unsigned int size)
  33. {
  34. if (addr == 0) {
  35. int status = val64 & 0xffff;
  36. int code = (val64 >> 16) & 0xffff;
  37. switch (status) {
  38. case FINISHER_FAIL:
  39. exit(code);
  40. case FINISHER_PASS:
  41. exit(0);
  42. case FINISHER_RESET:
  43. qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
  44. return;
  45. default:
  46. break;
  47. }
  48. }
  49. qemu_log_mask(LOG_GUEST_ERROR, "%s: write: addr=0x%x val=0x%016" PRIx64 "\n",
  50. __func__, (int)addr, val64);
  51. }
  52. static const MemoryRegionOps sifive_test_ops = {
  53. .read = sifive_test_read,
  54. .write = sifive_test_write,
  55. .endianness = DEVICE_NATIVE_ENDIAN,
  56. .valid = {
  57. .min_access_size = 4,
  58. .max_access_size = 4
  59. }
  60. };
  61. static void sifive_test_init(Object *obj)
  62. {
  63. SiFiveTestState *s = SIFIVE_TEST(obj);
  64. memory_region_init_io(&s->mmio, obj, &sifive_test_ops, s,
  65. TYPE_SIFIVE_TEST, 0x1000);
  66. sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio);
  67. }
  68. static const TypeInfo sifive_test_info = {
  69. .name = TYPE_SIFIVE_TEST,
  70. .parent = TYPE_SYS_BUS_DEVICE,
  71. .instance_size = sizeof(SiFiveTestState),
  72. .instance_init = sifive_test_init,
  73. };
  74. static void sifive_test_register_types(void)
  75. {
  76. type_register_static(&sifive_test_info);
  77. }
  78. type_init(sifive_test_register_types)
  79. /*
  80. * Create Test device.
  81. */
  82. DeviceState *sifive_test_create(hwaddr addr)
  83. {
  84. DeviceState *dev = qdev_create(NULL, TYPE_SIFIVE_TEST);
  85. qdev_init_nofail(dev);
  86. sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, addr);
  87. return dev;
  88. }