pnv_core.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435
  1. /*
  2. * QEMU PowerPC PowerNV CPU Core model
  3. *
  4. * Copyright (c) 2016, IBM Corporation.
  5. *
  6. * This library is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU Lesser General Public License
  8. * as published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This library is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * Lesser General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU Lesser General Public
  17. * License along with this library; if not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include "qemu/osdep.h"
  20. #include "sysemu/reset.h"
  21. #include "qapi/error.h"
  22. #include "qemu/log.h"
  23. #include "qemu/module.h"
  24. #include "target/ppc/cpu.h"
  25. #include "hw/ppc/ppc.h"
  26. #include "hw/ppc/pnv.h"
  27. #include "hw/ppc/pnv_core.h"
  28. #include "hw/ppc/pnv_xscom.h"
  29. #include "hw/ppc/xics.h"
  30. #include "hw/qdev-properties.h"
  31. static const char *pnv_core_cpu_typename(PnvCore *pc)
  32. {
  33. const char *core_type = object_class_get_name(object_get_class(OBJECT(pc)));
  34. int len = strlen(core_type) - strlen(PNV_CORE_TYPE_SUFFIX);
  35. char *s = g_strdup_printf(POWERPC_CPU_TYPE_NAME("%.*s"), len, core_type);
  36. const char *cpu_type = object_class_get_name(object_class_by_name(s));
  37. g_free(s);
  38. return cpu_type;
  39. }
  40. static void pnv_core_cpu_reset(PowerPCCPU *cpu, PnvChip *chip)
  41. {
  42. CPUState *cs = CPU(cpu);
  43. CPUPPCState *env = &cpu->env;
  44. PnvChipClass *pcc = PNV_CHIP_GET_CLASS(chip);
  45. cpu_reset(cs);
  46. /*
  47. * the skiboot firmware elects a primary thread to initialize the
  48. * system and it can be any.
  49. */
  50. env->gpr[3] = PNV_FDT_ADDR;
  51. env->nip = 0x10;
  52. env->msr |= MSR_HVB; /* Hypervisor mode */
  53. pcc->intc_reset(chip, cpu);
  54. }
  55. /*
  56. * These values are read by the PowerNV HW monitors under Linux
  57. */
  58. #define PNV_XSCOM_EX_DTS_RESULT0 0x50000
  59. #define PNV_XSCOM_EX_DTS_RESULT1 0x50001
  60. static uint64_t pnv_core_power8_xscom_read(void *opaque, hwaddr addr,
  61. unsigned int width)
  62. {
  63. uint32_t offset = addr >> 3;
  64. uint64_t val = 0;
  65. /* The result should be 38 C */
  66. switch (offset) {
  67. case PNV_XSCOM_EX_DTS_RESULT0:
  68. val = 0x26f024f023f0000ull;
  69. break;
  70. case PNV_XSCOM_EX_DTS_RESULT1:
  71. val = 0x24f000000000000ull;
  72. break;
  73. default:
  74. qemu_log_mask(LOG_UNIMP, "Warning: reading reg=0x%" HWADDR_PRIx "\n",
  75. addr);
  76. }
  77. return val;
  78. }
  79. static void pnv_core_power8_xscom_write(void *opaque, hwaddr addr, uint64_t val,
  80. unsigned int width)
  81. {
  82. qemu_log_mask(LOG_UNIMP, "Warning: writing to reg=0x%" HWADDR_PRIx "\n",
  83. addr);
  84. }
  85. static const MemoryRegionOps pnv_core_power8_xscom_ops = {
  86. .read = pnv_core_power8_xscom_read,
  87. .write = pnv_core_power8_xscom_write,
  88. .valid.min_access_size = 8,
  89. .valid.max_access_size = 8,
  90. .impl.min_access_size = 8,
  91. .impl.max_access_size = 8,
  92. .endianness = DEVICE_BIG_ENDIAN,
  93. };
  94. /*
  95. * POWER9 core controls
  96. */
  97. #define PNV9_XSCOM_EC_PPM_SPECIAL_WKUP_HYP 0xf010d
  98. #define PNV9_XSCOM_EC_PPM_SPECIAL_WKUP_OTR 0xf010a
  99. static uint64_t pnv_core_power9_xscom_read(void *opaque, hwaddr addr,
  100. unsigned int width)
  101. {
  102. uint32_t offset = addr >> 3;
  103. uint64_t val = 0;
  104. /* The result should be 38 C */
  105. switch (offset) {
  106. case PNV_XSCOM_EX_DTS_RESULT0:
  107. val = 0x26f024f023f0000ull;
  108. break;
  109. case PNV_XSCOM_EX_DTS_RESULT1:
  110. val = 0x24f000000000000ull;
  111. break;
  112. case PNV9_XSCOM_EC_PPM_SPECIAL_WKUP_HYP:
  113. case PNV9_XSCOM_EC_PPM_SPECIAL_WKUP_OTR:
  114. val = 0x0;
  115. break;
  116. default:
  117. qemu_log_mask(LOG_UNIMP, "Warning: reading reg=0x%" HWADDR_PRIx "\n",
  118. addr);
  119. }
  120. return val;
  121. }
  122. static void pnv_core_power9_xscom_write(void *opaque, hwaddr addr, uint64_t val,
  123. unsigned int width)
  124. {
  125. uint32_t offset = addr >> 3;
  126. switch (offset) {
  127. case PNV9_XSCOM_EC_PPM_SPECIAL_WKUP_HYP:
  128. case PNV9_XSCOM_EC_PPM_SPECIAL_WKUP_OTR:
  129. break;
  130. default:
  131. qemu_log_mask(LOG_UNIMP, "Warning: writing to reg=0x%" HWADDR_PRIx "\n",
  132. addr);
  133. }
  134. }
  135. static const MemoryRegionOps pnv_core_power9_xscom_ops = {
  136. .read = pnv_core_power9_xscom_read,
  137. .write = pnv_core_power9_xscom_write,
  138. .valid.min_access_size = 8,
  139. .valid.max_access_size = 8,
  140. .impl.min_access_size = 8,
  141. .impl.max_access_size = 8,
  142. .endianness = DEVICE_BIG_ENDIAN,
  143. };
  144. static void pnv_core_cpu_realize(PowerPCCPU *cpu, PnvChip *chip, Error **errp)
  145. {
  146. CPUPPCState *env = &cpu->env;
  147. int core_pir;
  148. int thread_index = 0; /* TODO: TCG supports only one thread */
  149. ppc_spr_t *pir = &env->spr_cb[SPR_PIR];
  150. Error *local_err = NULL;
  151. PnvChipClass *pcc = PNV_CHIP_GET_CLASS(chip);
  152. object_property_set_bool(OBJECT(cpu), true, "realized", &local_err);
  153. if (local_err) {
  154. error_propagate(errp, local_err);
  155. return;
  156. }
  157. pcc->intc_create(chip, cpu, &local_err);
  158. if (local_err) {
  159. error_propagate(errp, local_err);
  160. return;
  161. }
  162. core_pir = object_property_get_uint(OBJECT(cpu), "core-pir", &error_abort);
  163. /*
  164. * The PIR of a thread is the core PIR + the thread index. We will
  165. * need to find a way to get the thread index when TCG supports
  166. * more than 1. We could use the object name ?
  167. */
  168. pir->default_value = core_pir + thread_index;
  169. /* Set time-base frequency to 512 MHz */
  170. cpu_ppc_tb_init(env, PNV_TIMEBASE_FREQ);
  171. }
  172. static void pnv_core_reset(void *dev)
  173. {
  174. CPUCore *cc = CPU_CORE(dev);
  175. PnvCore *pc = PNV_CORE(dev);
  176. int i;
  177. for (i = 0; i < cc->nr_threads; i++) {
  178. pnv_core_cpu_reset(pc->threads[i], pc->chip);
  179. }
  180. }
  181. static void pnv_core_realize(DeviceState *dev, Error **errp)
  182. {
  183. PnvCore *pc = PNV_CORE(OBJECT(dev));
  184. PnvCoreClass *pcc = PNV_CORE_GET_CLASS(pc);
  185. CPUCore *cc = CPU_CORE(OBJECT(dev));
  186. const char *typename = pnv_core_cpu_typename(pc);
  187. Error *local_err = NULL;
  188. void *obj;
  189. int i, j;
  190. char name[32];
  191. Object *chip;
  192. chip = object_property_get_link(OBJECT(dev), "chip", &local_err);
  193. if (!chip) {
  194. error_propagate_prepend(errp, local_err,
  195. "required link 'chip' not found: ");
  196. return;
  197. }
  198. pc->chip = PNV_CHIP(chip);
  199. pc->threads = g_new(PowerPCCPU *, cc->nr_threads);
  200. for (i = 0; i < cc->nr_threads; i++) {
  201. PowerPCCPU *cpu;
  202. obj = object_new(typename);
  203. cpu = POWERPC_CPU(obj);
  204. pc->threads[i] = POWERPC_CPU(obj);
  205. snprintf(name, sizeof(name), "thread[%d]", i);
  206. object_property_add_child(OBJECT(pc), name, obj, &error_abort);
  207. object_property_add_alias(obj, "core-pir", OBJECT(pc),
  208. "pir", &error_abort);
  209. cpu->machine_data = g_new0(PnvCPUState, 1);
  210. object_unref(obj);
  211. }
  212. for (j = 0; j < cc->nr_threads; j++) {
  213. pnv_core_cpu_realize(pc->threads[j], pc->chip, &local_err);
  214. if (local_err) {
  215. goto err;
  216. }
  217. }
  218. snprintf(name, sizeof(name), "xscom-core.%d", cc->core_id);
  219. pnv_xscom_region_init(&pc->xscom_regs, OBJECT(dev), pcc->xscom_ops,
  220. pc, name, PNV_XSCOM_EX_SIZE);
  221. qemu_register_reset(pnv_core_reset, pc);
  222. return;
  223. err:
  224. while (--i >= 0) {
  225. obj = OBJECT(pc->threads[i]);
  226. object_unparent(obj);
  227. }
  228. g_free(pc->threads);
  229. error_propagate(errp, local_err);
  230. }
  231. static void pnv_core_cpu_unrealize(PowerPCCPU *cpu, PnvChip *chip)
  232. {
  233. PnvCPUState *pnv_cpu = pnv_cpu_state(cpu);
  234. PnvChipClass *pcc = PNV_CHIP_GET_CLASS(chip);
  235. pcc->intc_destroy(chip, cpu);
  236. cpu_remove_sync(CPU(cpu));
  237. cpu->machine_data = NULL;
  238. g_free(pnv_cpu);
  239. object_unparent(OBJECT(cpu));
  240. }
  241. static void pnv_core_unrealize(DeviceState *dev, Error **errp)
  242. {
  243. PnvCore *pc = PNV_CORE(dev);
  244. CPUCore *cc = CPU_CORE(dev);
  245. int i;
  246. qemu_unregister_reset(pnv_core_reset, pc);
  247. for (i = 0; i < cc->nr_threads; i++) {
  248. pnv_core_cpu_unrealize(pc->threads[i], pc->chip);
  249. }
  250. g_free(pc->threads);
  251. }
  252. static Property pnv_core_properties[] = {
  253. DEFINE_PROP_UINT32("pir", PnvCore, pir, 0),
  254. DEFINE_PROP_END_OF_LIST(),
  255. };
  256. static void pnv_core_power8_class_init(ObjectClass *oc, void *data)
  257. {
  258. PnvCoreClass *pcc = PNV_CORE_CLASS(oc);
  259. pcc->xscom_ops = &pnv_core_power8_xscom_ops;
  260. }
  261. static void pnv_core_power9_class_init(ObjectClass *oc, void *data)
  262. {
  263. PnvCoreClass *pcc = PNV_CORE_CLASS(oc);
  264. pcc->xscom_ops = &pnv_core_power9_xscom_ops;
  265. }
  266. static void pnv_core_class_init(ObjectClass *oc, void *data)
  267. {
  268. DeviceClass *dc = DEVICE_CLASS(oc);
  269. dc->realize = pnv_core_realize;
  270. dc->unrealize = pnv_core_unrealize;
  271. dc->props = pnv_core_properties;
  272. }
  273. #define DEFINE_PNV_CORE_TYPE(family, cpu_model) \
  274. { \
  275. .parent = TYPE_PNV_CORE, \
  276. .name = PNV_CORE_TYPE_NAME(cpu_model), \
  277. .class_init = pnv_core_##family##_class_init, \
  278. }
  279. static const TypeInfo pnv_core_infos[] = {
  280. {
  281. .name = TYPE_PNV_CORE,
  282. .parent = TYPE_CPU_CORE,
  283. .instance_size = sizeof(PnvCore),
  284. .class_size = sizeof(PnvCoreClass),
  285. .class_init = pnv_core_class_init,
  286. .abstract = true,
  287. },
  288. DEFINE_PNV_CORE_TYPE(power8, "power8e_v2.1"),
  289. DEFINE_PNV_CORE_TYPE(power8, "power8_v2.0"),
  290. DEFINE_PNV_CORE_TYPE(power8, "power8nvl_v1.0"),
  291. DEFINE_PNV_CORE_TYPE(power9, "power9_v2.0"),
  292. };
  293. DEFINE_TYPES(pnv_core_infos)
  294. /*
  295. * POWER9 Quads
  296. */
  297. #define P9X_EX_NCU_SPEC_BAR 0x11010
  298. static uint64_t pnv_quad_xscom_read(void *opaque, hwaddr addr,
  299. unsigned int width)
  300. {
  301. uint32_t offset = addr >> 3;
  302. uint64_t val = -1;
  303. switch (offset) {
  304. case P9X_EX_NCU_SPEC_BAR:
  305. case P9X_EX_NCU_SPEC_BAR + 0x400: /* Second EX */
  306. val = 0;
  307. break;
  308. default:
  309. qemu_log_mask(LOG_UNIMP, "%s: writing @0x%08x\n", __func__,
  310. offset);
  311. }
  312. return val;
  313. }
  314. static void pnv_quad_xscom_write(void *opaque, hwaddr addr, uint64_t val,
  315. unsigned int width)
  316. {
  317. uint32_t offset = addr >> 3;
  318. switch (offset) {
  319. case P9X_EX_NCU_SPEC_BAR:
  320. case P9X_EX_NCU_SPEC_BAR + 0x400: /* Second EX */
  321. break;
  322. default:
  323. qemu_log_mask(LOG_UNIMP, "%s: writing @0x%08x\n", __func__,
  324. offset);
  325. }
  326. }
  327. static const MemoryRegionOps pnv_quad_xscom_ops = {
  328. .read = pnv_quad_xscom_read,
  329. .write = pnv_quad_xscom_write,
  330. .valid.min_access_size = 8,
  331. .valid.max_access_size = 8,
  332. .impl.min_access_size = 8,
  333. .impl.max_access_size = 8,
  334. .endianness = DEVICE_BIG_ENDIAN,
  335. };
  336. static void pnv_quad_realize(DeviceState *dev, Error **errp)
  337. {
  338. PnvQuad *eq = PNV_QUAD(dev);
  339. char name[32];
  340. snprintf(name, sizeof(name), "xscom-quad.%d", eq->id);
  341. pnv_xscom_region_init(&eq->xscom_regs, OBJECT(dev), &pnv_quad_xscom_ops,
  342. eq, name, PNV9_XSCOM_EQ_SIZE);
  343. }
  344. static Property pnv_quad_properties[] = {
  345. DEFINE_PROP_UINT32("id", PnvQuad, id, 0),
  346. DEFINE_PROP_END_OF_LIST(),
  347. };
  348. static void pnv_quad_class_init(ObjectClass *oc, void *data)
  349. {
  350. DeviceClass *dc = DEVICE_CLASS(oc);
  351. dc->realize = pnv_quad_realize;
  352. dc->props = pnv_quad_properties;
  353. }
  354. static const TypeInfo pnv_quad_info = {
  355. .name = TYPE_PNV_QUAD,
  356. .parent = TYPE_DEVICE,
  357. .instance_size = sizeof(PnvQuad),
  358. .class_init = pnv_quad_class_init,
  359. };
  360. static void pnv_core_register_types(void)
  361. {
  362. type_register_static(&pnv_quad_info);
  363. }
  364. type_init(pnv_core_register_types)