2
0

pci_host.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227
  1. /*
  2. * pci_host.c
  3. *
  4. * Copyright (c) 2009 Isaku Yamahata <yamahata at valinux co jp>
  5. * VA Linux Systems Japan K.K.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #include "qemu/osdep.h"
  19. #include "hw/pci/pci.h"
  20. #include "hw/pci/pci_bridge.h"
  21. #include "hw/pci/pci_host.h"
  22. #include "qemu/module.h"
  23. #include "hw/pci/pci_bus.h"
  24. #include "trace.h"
  25. /* debug PCI */
  26. //#define DEBUG_PCI
  27. #ifdef DEBUG_PCI
  28. #define PCI_DPRINTF(fmt, ...) \
  29. do { printf("pci_host_data: " fmt , ## __VA_ARGS__); } while (0)
  30. #else
  31. #define PCI_DPRINTF(fmt, ...)
  32. #endif
  33. /*
  34. * PCI address
  35. * bit 16 - 24: bus number
  36. * bit 8 - 15: devfun number
  37. * bit 0 - 7: offset in configuration space of a given pci device
  38. */
  39. /* the helper function to get a PCIDevice* for a given pci address */
  40. static inline PCIDevice *pci_dev_find_by_addr(PCIBus *bus, uint32_t addr)
  41. {
  42. uint8_t bus_num = addr >> 16;
  43. uint8_t devfn = addr >> 8;
  44. return pci_find_device(bus, bus_num, devfn);
  45. }
  46. static void pci_adjust_config_limit(PCIBus *bus, uint32_t *limit)
  47. {
  48. if ((*limit > PCI_CONFIG_SPACE_SIZE) &&
  49. !pci_bus_allows_extended_config_space(bus)) {
  50. *limit = PCI_CONFIG_SPACE_SIZE;
  51. }
  52. }
  53. void pci_host_config_write_common(PCIDevice *pci_dev, uint32_t addr,
  54. uint32_t limit, uint32_t val, uint32_t len)
  55. {
  56. pci_adjust_config_limit(pci_get_bus(pci_dev), &limit);
  57. if (limit <= addr) {
  58. return;
  59. }
  60. assert(len <= 4);
  61. /* non-zero functions are only exposed when function 0 is present,
  62. * allowing direct removal of unexposed functions.
  63. */
  64. if (pci_dev->qdev.hotplugged && !pci_get_function_0(pci_dev)) {
  65. return;
  66. }
  67. trace_pci_cfg_write(pci_dev->name, PCI_SLOT(pci_dev->devfn),
  68. PCI_FUNC(pci_dev->devfn), addr, val);
  69. pci_dev->config_write(pci_dev, addr, val, MIN(len, limit - addr));
  70. }
  71. uint32_t pci_host_config_read_common(PCIDevice *pci_dev, uint32_t addr,
  72. uint32_t limit, uint32_t len)
  73. {
  74. uint32_t ret;
  75. pci_adjust_config_limit(pci_get_bus(pci_dev), &limit);
  76. if (limit <= addr) {
  77. return ~0x0;
  78. }
  79. assert(len <= 4);
  80. /* non-zero functions are only exposed when function 0 is present,
  81. * allowing direct removal of unexposed functions.
  82. */
  83. if (pci_dev->qdev.hotplugged && !pci_get_function_0(pci_dev)) {
  84. return ~0x0;
  85. }
  86. ret = pci_dev->config_read(pci_dev, addr, MIN(len, limit - addr));
  87. trace_pci_cfg_read(pci_dev->name, PCI_SLOT(pci_dev->devfn),
  88. PCI_FUNC(pci_dev->devfn), addr, ret);
  89. return ret;
  90. }
  91. void pci_data_write(PCIBus *s, uint32_t addr, uint32_t val, int len)
  92. {
  93. PCIDevice *pci_dev = pci_dev_find_by_addr(s, addr);
  94. uint32_t config_addr = addr & (PCI_CONFIG_SPACE_SIZE - 1);
  95. if (!pci_dev) {
  96. return;
  97. }
  98. PCI_DPRINTF("%s: %s: addr=%02" PRIx32 " val=%08" PRIx32 " len=%d\n",
  99. __func__, pci_dev->name, config_addr, val, len);
  100. pci_host_config_write_common(pci_dev, config_addr, PCI_CONFIG_SPACE_SIZE,
  101. val, len);
  102. }
  103. uint32_t pci_data_read(PCIBus *s, uint32_t addr, int len)
  104. {
  105. PCIDevice *pci_dev = pci_dev_find_by_addr(s, addr);
  106. uint32_t config_addr = addr & (PCI_CONFIG_SPACE_SIZE - 1);
  107. uint32_t val;
  108. if (!pci_dev) {
  109. return ~0x0;
  110. }
  111. val = pci_host_config_read_common(pci_dev, config_addr,
  112. PCI_CONFIG_SPACE_SIZE, len);
  113. PCI_DPRINTF("%s: %s: addr=%02"PRIx32" val=%08"PRIx32" len=%d\n",
  114. __func__, pci_dev->name, config_addr, val, len);
  115. return val;
  116. }
  117. static void pci_host_config_write(void *opaque, hwaddr addr,
  118. uint64_t val, unsigned len)
  119. {
  120. PCIHostState *s = opaque;
  121. PCI_DPRINTF("%s addr " TARGET_FMT_plx " len %d val %"PRIx64"\n",
  122. __func__, addr, len, val);
  123. if (addr != 0 || len != 4) {
  124. return;
  125. }
  126. s->config_reg = val;
  127. }
  128. static uint64_t pci_host_config_read(void *opaque, hwaddr addr,
  129. unsigned len)
  130. {
  131. PCIHostState *s = opaque;
  132. uint32_t val = s->config_reg;
  133. PCI_DPRINTF("%s addr " TARGET_FMT_plx " len %d val %"PRIx32"\n",
  134. __func__, addr, len, val);
  135. return val;
  136. }
  137. static void pci_host_data_write(void *opaque, hwaddr addr,
  138. uint64_t val, unsigned len)
  139. {
  140. PCIHostState *s = opaque;
  141. PCI_DPRINTF("write addr " TARGET_FMT_plx " len %d val %x\n",
  142. addr, len, (unsigned)val);
  143. if (s->config_reg & (1u << 31))
  144. pci_data_write(s->bus, s->config_reg | (addr & 3), val, len);
  145. }
  146. static uint64_t pci_host_data_read(void *opaque,
  147. hwaddr addr, unsigned len)
  148. {
  149. PCIHostState *s = opaque;
  150. uint32_t val;
  151. if (!(s->config_reg & (1U << 31))) {
  152. return 0xffffffff;
  153. }
  154. val = pci_data_read(s->bus, s->config_reg | (addr & 3), len);
  155. PCI_DPRINTF("read addr " TARGET_FMT_plx " len %d val %x\n",
  156. addr, len, val);
  157. return val;
  158. }
  159. const MemoryRegionOps pci_host_conf_le_ops = {
  160. .read = pci_host_config_read,
  161. .write = pci_host_config_write,
  162. .endianness = DEVICE_LITTLE_ENDIAN,
  163. };
  164. const MemoryRegionOps pci_host_conf_be_ops = {
  165. .read = pci_host_config_read,
  166. .write = pci_host_config_write,
  167. .endianness = DEVICE_BIG_ENDIAN,
  168. };
  169. const MemoryRegionOps pci_host_data_le_ops = {
  170. .read = pci_host_data_read,
  171. .write = pci_host_data_write,
  172. .endianness = DEVICE_LITTLE_ENDIAN,
  173. };
  174. const MemoryRegionOps pci_host_data_be_ops = {
  175. .read = pci_host_data_read,
  176. .write = pci_host_data_write,
  177. .endianness = DEVICE_BIG_ENDIAN,
  178. };
  179. static const TypeInfo pci_host_type_info = {
  180. .name = TYPE_PCI_HOST_BRIDGE,
  181. .parent = TYPE_SYS_BUS_DEVICE,
  182. .abstract = true,
  183. .class_size = sizeof(PCIHostBridgeClass),
  184. .instance_size = sizeof(PCIHostState),
  185. };
  186. static void pci_host_register_types(void)
  187. {
  188. type_register_static(&pci_host_type_info);
  189. }
  190. type_init(pci_host_register_types)