xgmac.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432
  1. /*
  2. * QEMU model of XGMAC Ethernet.
  3. *
  4. * derived from the Xilinx AXI-Ethernet by Edgar E. Iglesias.
  5. *
  6. * Copyright (c) 2011 Calxeda, Inc.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a copy
  9. * of this software and associated documentation files (the "Software"), to deal
  10. * in the Software without restriction, including without limitation the rights
  11. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  12. * copies of the Software, and to permit persons to whom the Software is
  13. * furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice shall be included in
  16. * all copies or substantial portions of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  22. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  23. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  24. * THE SOFTWARE.
  25. */
  26. #include "qemu/osdep.h"
  27. #include "hw/irq.h"
  28. #include "hw/qdev-properties.h"
  29. #include "hw/sysbus.h"
  30. #include "migration/vmstate.h"
  31. #include "qemu/log.h"
  32. #include "qemu/module.h"
  33. #include "net/net.h"
  34. #ifdef DEBUG_XGMAC
  35. #define DEBUGF_BRK(message, args...) do { \
  36. fprintf(stderr, (message), ## args); \
  37. } while (0)
  38. #else
  39. #define DEBUGF_BRK(message, args...) do { } while (0)
  40. #endif
  41. #define XGMAC_CONTROL 0x00000000 /* MAC Configuration */
  42. #define XGMAC_FRAME_FILTER 0x00000001 /* MAC Frame Filter */
  43. #define XGMAC_FLOW_CTRL 0x00000006 /* MAC Flow Control */
  44. #define XGMAC_VLAN_TAG 0x00000007 /* VLAN Tags */
  45. #define XGMAC_VERSION 0x00000008 /* Version */
  46. /* VLAN tag for insertion or replacement into tx frames */
  47. #define XGMAC_VLAN_INCL 0x00000009
  48. #define XGMAC_LPI_CTRL 0x0000000a /* LPI Control and Status */
  49. #define XGMAC_LPI_TIMER 0x0000000b /* LPI Timers Control */
  50. #define XGMAC_TX_PACE 0x0000000c /* Transmit Pace and Stretch */
  51. #define XGMAC_VLAN_HASH 0x0000000d /* VLAN Hash Table */
  52. #define XGMAC_DEBUG 0x0000000e /* Debug */
  53. #define XGMAC_INT_STATUS 0x0000000f /* Interrupt and Control */
  54. /* HASH table registers */
  55. #define XGMAC_HASH(n) ((0x00000300/4) + (n))
  56. #define XGMAC_NUM_HASH 16
  57. /* Operation Mode */
  58. #define XGMAC_OPMODE (0x00000400/4)
  59. /* Remote Wake-Up Frame Filter */
  60. #define XGMAC_REMOTE_WAKE (0x00000700/4)
  61. /* PMT Control and Status */
  62. #define XGMAC_PMT (0x00000704/4)
  63. #define XGMAC_ADDR_HIGH(reg) (0x00000010+((reg) * 2))
  64. #define XGMAC_ADDR_LOW(reg) (0x00000011+((reg) * 2))
  65. #define DMA_BUS_MODE 0x000003c0 /* Bus Mode */
  66. #define DMA_XMT_POLL_DEMAND 0x000003c1 /* Transmit Poll Demand */
  67. #define DMA_RCV_POLL_DEMAND 0x000003c2 /* Received Poll Demand */
  68. #define DMA_RCV_BASE_ADDR 0x000003c3 /* Receive List Base */
  69. #define DMA_TX_BASE_ADDR 0x000003c4 /* Transmit List Base */
  70. #define DMA_STATUS 0x000003c5 /* Status Register */
  71. #define DMA_CONTROL 0x000003c6 /* Ctrl (Operational Mode) */
  72. #define DMA_INTR_ENA 0x000003c7 /* Interrupt Enable */
  73. #define DMA_MISSED_FRAME_CTR 0x000003c8 /* Missed Frame Counter */
  74. /* Receive Interrupt Watchdog Timer */
  75. #define DMA_RI_WATCHDOG_TIMER 0x000003c9
  76. #define DMA_AXI_BUS 0x000003ca /* AXI Bus Mode */
  77. #define DMA_AXI_STATUS 0x000003cb /* AXI Status */
  78. #define DMA_CUR_TX_DESC_ADDR 0x000003d2 /* Current Host Tx Descriptor */
  79. #define DMA_CUR_RX_DESC_ADDR 0x000003d3 /* Current Host Rx Descriptor */
  80. #define DMA_CUR_TX_BUF_ADDR 0x000003d4 /* Current Host Tx Buffer */
  81. #define DMA_CUR_RX_BUF_ADDR 0x000003d5 /* Current Host Rx Buffer */
  82. #define DMA_HW_FEATURE 0x000003d6 /* Enabled Hardware Features */
  83. /* DMA Status register defines */
  84. #define DMA_STATUS_GMI 0x08000000 /* MMC interrupt */
  85. #define DMA_STATUS_GLI 0x04000000 /* GMAC Line interface int */
  86. #define DMA_STATUS_EB_MASK 0x00380000 /* Error Bits Mask */
  87. #define DMA_STATUS_EB_TX_ABORT 0x00080000 /* Error Bits - TX Abort */
  88. #define DMA_STATUS_EB_RX_ABORT 0x00100000 /* Error Bits - RX Abort */
  89. #define DMA_STATUS_TS_MASK 0x00700000 /* Transmit Process State */
  90. #define DMA_STATUS_TS_SHIFT 20
  91. #define DMA_STATUS_RS_MASK 0x000e0000 /* Receive Process State */
  92. #define DMA_STATUS_RS_SHIFT 17
  93. #define DMA_STATUS_NIS 0x00010000 /* Normal Interrupt Summary */
  94. #define DMA_STATUS_AIS 0x00008000 /* Abnormal Interrupt Summary */
  95. #define DMA_STATUS_ERI 0x00004000 /* Early Receive Interrupt */
  96. #define DMA_STATUS_FBI 0x00002000 /* Fatal Bus Error Interrupt */
  97. #define DMA_STATUS_ETI 0x00000400 /* Early Transmit Interrupt */
  98. #define DMA_STATUS_RWT 0x00000200 /* Receive Watchdog Timeout */
  99. #define DMA_STATUS_RPS 0x00000100 /* Receive Process Stopped */
  100. #define DMA_STATUS_RU 0x00000080 /* Receive Buffer Unavailable */
  101. #define DMA_STATUS_RI 0x00000040 /* Receive Interrupt */
  102. #define DMA_STATUS_UNF 0x00000020 /* Transmit Underflow */
  103. #define DMA_STATUS_OVF 0x00000010 /* Receive Overflow */
  104. #define DMA_STATUS_TJT 0x00000008 /* Transmit Jabber Timeout */
  105. #define DMA_STATUS_TU 0x00000004 /* Transmit Buffer Unavailable */
  106. #define DMA_STATUS_TPS 0x00000002 /* Transmit Process Stopped */
  107. #define DMA_STATUS_TI 0x00000001 /* Transmit Interrupt */
  108. /* DMA Control register defines */
  109. #define DMA_CONTROL_ST 0x00002000 /* Start/Stop Transmission */
  110. #define DMA_CONTROL_SR 0x00000002 /* Start/Stop Receive */
  111. #define DMA_CONTROL_DFF 0x01000000 /* Disable flush of rx frames */
  112. struct desc {
  113. uint32_t ctl_stat;
  114. uint16_t buffer1_size;
  115. uint16_t buffer2_size;
  116. uint32_t buffer1_addr;
  117. uint32_t buffer2_addr;
  118. uint32_t ext_stat;
  119. uint32_t res[3];
  120. };
  121. #define R_MAX 0x400
  122. typedef struct RxTxStats {
  123. uint64_t rx_bytes;
  124. uint64_t tx_bytes;
  125. uint64_t rx;
  126. uint64_t rx_bcast;
  127. uint64_t rx_mcast;
  128. } RxTxStats;
  129. #define TYPE_XGMAC "xgmac"
  130. #define XGMAC(obj) OBJECT_CHECK(XgmacState, (obj), TYPE_XGMAC)
  131. typedef struct XgmacState {
  132. SysBusDevice parent_obj;
  133. MemoryRegion iomem;
  134. qemu_irq sbd_irq;
  135. qemu_irq pmt_irq;
  136. qemu_irq mci_irq;
  137. NICState *nic;
  138. NICConf conf;
  139. struct RxTxStats stats;
  140. uint32_t regs[R_MAX];
  141. } XgmacState;
  142. static const VMStateDescription vmstate_rxtx_stats = {
  143. .name = "xgmac_stats",
  144. .version_id = 1,
  145. .minimum_version_id = 1,
  146. .fields = (VMStateField[]) {
  147. VMSTATE_UINT64(rx_bytes, RxTxStats),
  148. VMSTATE_UINT64(tx_bytes, RxTxStats),
  149. VMSTATE_UINT64(rx, RxTxStats),
  150. VMSTATE_UINT64(rx_bcast, RxTxStats),
  151. VMSTATE_UINT64(rx_mcast, RxTxStats),
  152. VMSTATE_END_OF_LIST()
  153. }
  154. };
  155. static const VMStateDescription vmstate_xgmac = {
  156. .name = "xgmac",
  157. .version_id = 1,
  158. .minimum_version_id = 1,
  159. .fields = (VMStateField[]) {
  160. VMSTATE_STRUCT(stats, XgmacState, 0, vmstate_rxtx_stats, RxTxStats),
  161. VMSTATE_UINT32_ARRAY(regs, XgmacState, R_MAX),
  162. VMSTATE_END_OF_LIST()
  163. }
  164. };
  165. static void xgmac_read_desc(XgmacState *s, struct desc *d, int rx)
  166. {
  167. uint32_t addr = rx ? s->regs[DMA_CUR_RX_DESC_ADDR] :
  168. s->regs[DMA_CUR_TX_DESC_ADDR];
  169. cpu_physical_memory_read(addr, d, sizeof(*d));
  170. }
  171. static void xgmac_write_desc(XgmacState *s, struct desc *d, int rx)
  172. {
  173. int reg = rx ? DMA_CUR_RX_DESC_ADDR : DMA_CUR_TX_DESC_ADDR;
  174. uint32_t addr = s->regs[reg];
  175. if (!rx && (d->ctl_stat & 0x00200000)) {
  176. s->regs[reg] = s->regs[DMA_TX_BASE_ADDR];
  177. } else if (rx && (d->buffer1_size & 0x8000)) {
  178. s->regs[reg] = s->regs[DMA_RCV_BASE_ADDR];
  179. } else {
  180. s->regs[reg] += sizeof(*d);
  181. }
  182. cpu_physical_memory_write(addr, d, sizeof(*d));
  183. }
  184. static void xgmac_enet_send(XgmacState *s)
  185. {
  186. struct desc bd;
  187. int frame_size;
  188. int len;
  189. uint8_t frame[8192];
  190. uint8_t *ptr;
  191. ptr = frame;
  192. frame_size = 0;
  193. while (1) {
  194. xgmac_read_desc(s, &bd, 0);
  195. if ((bd.ctl_stat & 0x80000000) == 0) {
  196. /* Run out of descriptors to transmit. */
  197. break;
  198. }
  199. len = (bd.buffer1_size & 0xfff) + (bd.buffer2_size & 0xfff);
  200. if ((bd.buffer1_size & 0xfff) > 2048) {
  201. DEBUGF_BRK("qemu:%s:ERROR...ERROR...ERROR... -- "
  202. "xgmac buffer 1 len on send > 2048 (0x%x)\n",
  203. __func__, bd.buffer1_size & 0xfff);
  204. }
  205. if ((bd.buffer2_size & 0xfff) != 0) {
  206. DEBUGF_BRK("qemu:%s:ERROR...ERROR...ERROR... -- "
  207. "xgmac buffer 2 len on send != 0 (0x%x)\n",
  208. __func__, bd.buffer2_size & 0xfff);
  209. }
  210. if (len >= sizeof(frame)) {
  211. DEBUGF_BRK("qemu:%s: buffer overflow %d read into %zu "
  212. "buffer\n" , __func__, len, sizeof(frame));
  213. DEBUGF_BRK("qemu:%s: buffer1.size=%d; buffer2.size=%d\n",
  214. __func__, bd.buffer1_size, bd.buffer2_size);
  215. }
  216. cpu_physical_memory_read(bd.buffer1_addr, ptr, len);
  217. ptr += len;
  218. frame_size += len;
  219. if (bd.ctl_stat & 0x20000000) {
  220. /* Last buffer in frame. */
  221. qemu_send_packet(qemu_get_queue(s->nic), frame, len);
  222. ptr = frame;
  223. frame_size = 0;
  224. s->regs[DMA_STATUS] |= DMA_STATUS_TI | DMA_STATUS_NIS;
  225. }
  226. bd.ctl_stat &= ~0x80000000;
  227. /* Write back the modified descriptor. */
  228. xgmac_write_desc(s, &bd, 0);
  229. }
  230. }
  231. static void enet_update_irq(XgmacState *s)
  232. {
  233. int stat = s->regs[DMA_STATUS] & s->regs[DMA_INTR_ENA];
  234. qemu_set_irq(s->sbd_irq, !!stat);
  235. }
  236. static uint64_t enet_read(void *opaque, hwaddr addr, unsigned size)
  237. {
  238. XgmacState *s = opaque;
  239. uint64_t r = 0;
  240. addr >>= 2;
  241. switch (addr) {
  242. case XGMAC_VERSION:
  243. r = 0x1012;
  244. break;
  245. default:
  246. if (addr < ARRAY_SIZE(s->regs)) {
  247. r = s->regs[addr];
  248. }
  249. break;
  250. }
  251. return r;
  252. }
  253. static void enet_write(void *opaque, hwaddr addr,
  254. uint64_t value, unsigned size)
  255. {
  256. XgmacState *s = opaque;
  257. addr >>= 2;
  258. switch (addr) {
  259. case DMA_BUS_MODE:
  260. s->regs[DMA_BUS_MODE] = value & ~0x1;
  261. break;
  262. case DMA_XMT_POLL_DEMAND:
  263. xgmac_enet_send(s);
  264. break;
  265. case DMA_STATUS:
  266. s->regs[DMA_STATUS] = s->regs[DMA_STATUS] & ~value;
  267. break;
  268. case DMA_RCV_BASE_ADDR:
  269. s->regs[DMA_RCV_BASE_ADDR] = s->regs[DMA_CUR_RX_DESC_ADDR] = value;
  270. break;
  271. case DMA_TX_BASE_ADDR:
  272. s->regs[DMA_TX_BASE_ADDR] = s->regs[DMA_CUR_TX_DESC_ADDR] = value;
  273. break;
  274. default:
  275. if (addr < ARRAY_SIZE(s->regs)) {
  276. s->regs[addr] = value;
  277. }
  278. break;
  279. }
  280. enet_update_irq(s);
  281. }
  282. static const MemoryRegionOps enet_mem_ops = {
  283. .read = enet_read,
  284. .write = enet_write,
  285. .endianness = DEVICE_LITTLE_ENDIAN,
  286. };
  287. static int eth_can_rx(XgmacState *s)
  288. {
  289. /* RX enabled? */
  290. return s->regs[DMA_CONTROL] & DMA_CONTROL_SR;
  291. }
  292. static ssize_t eth_rx(NetClientState *nc, const uint8_t *buf, size_t size)
  293. {
  294. XgmacState *s = qemu_get_nic_opaque(nc);
  295. static const unsigned char sa_bcast[6] = {0xff, 0xff, 0xff,
  296. 0xff, 0xff, 0xff};
  297. int unicast, broadcast, multicast;
  298. struct desc bd;
  299. ssize_t ret;
  300. if (!eth_can_rx(s)) {
  301. return -1;
  302. }
  303. unicast = ~buf[0] & 0x1;
  304. broadcast = memcmp(buf, sa_bcast, 6) == 0;
  305. multicast = !unicast && !broadcast;
  306. if (size < 12) {
  307. s->regs[DMA_STATUS] |= DMA_STATUS_RI | DMA_STATUS_NIS;
  308. ret = -1;
  309. goto out;
  310. }
  311. xgmac_read_desc(s, &bd, 1);
  312. if ((bd.ctl_stat & 0x80000000) == 0) {
  313. s->regs[DMA_STATUS] |= DMA_STATUS_RU | DMA_STATUS_AIS;
  314. ret = size;
  315. goto out;
  316. }
  317. cpu_physical_memory_write(bd.buffer1_addr, buf, size);
  318. /* Add in the 4 bytes for crc (the real hw returns length incl crc) */
  319. size += 4;
  320. bd.ctl_stat = (size << 16) | 0x300;
  321. xgmac_write_desc(s, &bd, 1);
  322. s->stats.rx_bytes += size;
  323. s->stats.rx++;
  324. if (multicast) {
  325. s->stats.rx_mcast++;
  326. } else if (broadcast) {
  327. s->stats.rx_bcast++;
  328. }
  329. s->regs[DMA_STATUS] |= DMA_STATUS_RI | DMA_STATUS_NIS;
  330. ret = size;
  331. out:
  332. enet_update_irq(s);
  333. return ret;
  334. }
  335. static NetClientInfo net_xgmac_enet_info = {
  336. .type = NET_CLIENT_DRIVER_NIC,
  337. .size = sizeof(NICState),
  338. .receive = eth_rx,
  339. };
  340. static void xgmac_enet_realize(DeviceState *dev, Error **errp)
  341. {
  342. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  343. XgmacState *s = XGMAC(dev);
  344. memory_region_init_io(&s->iomem, OBJECT(s), &enet_mem_ops, s,
  345. "xgmac", 0x1000);
  346. sysbus_init_mmio(sbd, &s->iomem);
  347. sysbus_init_irq(sbd, &s->sbd_irq);
  348. sysbus_init_irq(sbd, &s->pmt_irq);
  349. sysbus_init_irq(sbd, &s->mci_irq);
  350. qemu_macaddr_default_if_unset(&s->conf.macaddr);
  351. s->nic = qemu_new_nic(&net_xgmac_enet_info, &s->conf,
  352. object_get_typename(OBJECT(dev)), dev->id, s);
  353. qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
  354. s->regs[XGMAC_ADDR_HIGH(0)] = (s->conf.macaddr.a[5] << 8) |
  355. s->conf.macaddr.a[4];
  356. s->regs[XGMAC_ADDR_LOW(0)] = (s->conf.macaddr.a[3] << 24) |
  357. (s->conf.macaddr.a[2] << 16) |
  358. (s->conf.macaddr.a[1] << 8) |
  359. s->conf.macaddr.a[0];
  360. }
  361. static Property xgmac_properties[] = {
  362. DEFINE_NIC_PROPERTIES(XgmacState, conf),
  363. DEFINE_PROP_END_OF_LIST(),
  364. };
  365. static void xgmac_enet_class_init(ObjectClass *klass, void *data)
  366. {
  367. DeviceClass *dc = DEVICE_CLASS(klass);
  368. dc->realize = xgmac_enet_realize;
  369. dc->vmsd = &vmstate_xgmac;
  370. dc->props = xgmac_properties;
  371. }
  372. static const TypeInfo xgmac_enet_info = {
  373. .name = TYPE_XGMAC,
  374. .parent = TYPE_SYS_BUS_DEVICE,
  375. .instance_size = sizeof(XgmacState),
  376. .class_init = xgmac_enet_class_init,
  377. };
  378. static void xgmac_enet_register_types(void)
  379. {
  380. type_register_static(&xgmac_enet_info);
  381. }
  382. type_init(xgmac_enet_register_types)