2
0

mipsnet.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292
  1. #include "qemu/osdep.h"
  2. #include "hw/irq.h"
  3. #include "hw/qdev-properties.h"
  4. #include "net/net.h"
  5. #include "qemu/module.h"
  6. #include "trace.h"
  7. #include "hw/sysbus.h"
  8. #include "migration/vmstate.h"
  9. /* MIPSnet register offsets */
  10. #define MIPSNET_DEV_ID 0x00
  11. #define MIPSNET_BUSY 0x08
  12. #define MIPSNET_RX_DATA_COUNT 0x0c
  13. #define MIPSNET_TX_DATA_COUNT 0x10
  14. #define MIPSNET_INT_CTL 0x14
  15. # define MIPSNET_INTCTL_TXDONE 0x00000001
  16. # define MIPSNET_INTCTL_RXDONE 0x00000002
  17. # define MIPSNET_INTCTL_TESTBIT 0x80000000
  18. #define MIPSNET_INTERRUPT_INFO 0x18
  19. #define MIPSNET_RX_DATA_BUFFER 0x1c
  20. #define MIPSNET_TX_DATA_BUFFER 0x20
  21. #define MAX_ETH_FRAME_SIZE 1514
  22. #define TYPE_MIPS_NET "mipsnet"
  23. #define MIPS_NET(obj) OBJECT_CHECK(MIPSnetState, (obj), TYPE_MIPS_NET)
  24. typedef struct MIPSnetState {
  25. SysBusDevice parent_obj;
  26. uint32_t busy;
  27. uint32_t rx_count;
  28. uint32_t rx_read;
  29. uint32_t tx_count;
  30. uint32_t tx_written;
  31. uint32_t intctl;
  32. uint8_t rx_buffer[MAX_ETH_FRAME_SIZE];
  33. uint8_t tx_buffer[MAX_ETH_FRAME_SIZE];
  34. MemoryRegion io;
  35. qemu_irq irq;
  36. NICState *nic;
  37. NICConf conf;
  38. } MIPSnetState;
  39. static void mipsnet_reset(MIPSnetState *s)
  40. {
  41. s->busy = 1;
  42. s->rx_count = 0;
  43. s->rx_read = 0;
  44. s->tx_count = 0;
  45. s->tx_written = 0;
  46. s->intctl = 0;
  47. memset(s->rx_buffer, 0, MAX_ETH_FRAME_SIZE);
  48. memset(s->tx_buffer, 0, MAX_ETH_FRAME_SIZE);
  49. }
  50. static void mipsnet_update_irq(MIPSnetState *s)
  51. {
  52. int isr = !!s->intctl;
  53. trace_mipsnet_irq(isr, s->intctl);
  54. qemu_set_irq(s->irq, isr);
  55. }
  56. static int mipsnet_buffer_full(MIPSnetState *s)
  57. {
  58. if (s->rx_count >= MAX_ETH_FRAME_SIZE)
  59. return 1;
  60. return 0;
  61. }
  62. static int mipsnet_can_receive(NetClientState *nc)
  63. {
  64. MIPSnetState *s = qemu_get_nic_opaque(nc);
  65. if (s->busy)
  66. return 0;
  67. return !mipsnet_buffer_full(s);
  68. }
  69. static ssize_t mipsnet_receive(NetClientState *nc, const uint8_t *buf, size_t size)
  70. {
  71. MIPSnetState *s = qemu_get_nic_opaque(nc);
  72. trace_mipsnet_receive(size);
  73. if (!mipsnet_can_receive(nc))
  74. return 0;
  75. if (size >= sizeof(s->rx_buffer)) {
  76. return 0;
  77. }
  78. s->busy = 1;
  79. /* Just accept everything. */
  80. /* Write packet data. */
  81. memcpy(s->rx_buffer, buf, size);
  82. s->rx_count = size;
  83. s->rx_read = 0;
  84. /* Now we can signal we have received something. */
  85. s->intctl |= MIPSNET_INTCTL_RXDONE;
  86. mipsnet_update_irq(s);
  87. return size;
  88. }
  89. static uint64_t mipsnet_ioport_read(void *opaque, hwaddr addr,
  90. unsigned int size)
  91. {
  92. MIPSnetState *s = opaque;
  93. int ret = 0;
  94. addr &= 0x3f;
  95. switch (addr) {
  96. case MIPSNET_DEV_ID:
  97. ret = be32_to_cpu(0x4d495053); /* MIPS */
  98. break;
  99. case MIPSNET_DEV_ID + 4:
  100. ret = be32_to_cpu(0x4e455430); /* NET0 */
  101. break;
  102. case MIPSNET_BUSY:
  103. ret = s->busy;
  104. break;
  105. case MIPSNET_RX_DATA_COUNT:
  106. ret = s->rx_count;
  107. break;
  108. case MIPSNET_TX_DATA_COUNT:
  109. ret = s->tx_count;
  110. break;
  111. case MIPSNET_INT_CTL:
  112. ret = s->intctl;
  113. s->intctl &= ~MIPSNET_INTCTL_TESTBIT;
  114. break;
  115. case MIPSNET_INTERRUPT_INFO:
  116. /* XXX: This seems to be a per-VPE interrupt number. */
  117. ret = 0;
  118. break;
  119. case MIPSNET_RX_DATA_BUFFER:
  120. if (s->rx_count) {
  121. s->rx_count--;
  122. ret = s->rx_buffer[s->rx_read++];
  123. if (mipsnet_can_receive(s->nic->ncs)) {
  124. qemu_flush_queued_packets(qemu_get_queue(s->nic));
  125. }
  126. }
  127. break;
  128. /* Reads as zero. */
  129. case MIPSNET_TX_DATA_BUFFER:
  130. default:
  131. break;
  132. }
  133. trace_mipsnet_read(addr, ret);
  134. return ret;
  135. }
  136. static void mipsnet_ioport_write(void *opaque, hwaddr addr,
  137. uint64_t val, unsigned int size)
  138. {
  139. MIPSnetState *s = opaque;
  140. addr &= 0x3f;
  141. trace_mipsnet_write(addr, val);
  142. switch (addr) {
  143. case MIPSNET_TX_DATA_COUNT:
  144. s->tx_count = (val <= MAX_ETH_FRAME_SIZE) ? val : 0;
  145. s->tx_written = 0;
  146. break;
  147. case MIPSNET_INT_CTL:
  148. if (val & MIPSNET_INTCTL_TXDONE) {
  149. s->intctl &= ~MIPSNET_INTCTL_TXDONE;
  150. } else if (val & MIPSNET_INTCTL_RXDONE) {
  151. s->intctl &= ~MIPSNET_INTCTL_RXDONE;
  152. } else if (val & MIPSNET_INTCTL_TESTBIT) {
  153. mipsnet_reset(s);
  154. s->intctl |= MIPSNET_INTCTL_TESTBIT;
  155. } else if (!val) {
  156. /* ACK testbit interrupt, flag was cleared on read. */
  157. }
  158. s->busy = !!s->intctl;
  159. mipsnet_update_irq(s);
  160. if (mipsnet_can_receive(s->nic->ncs)) {
  161. qemu_flush_queued_packets(qemu_get_queue(s->nic));
  162. }
  163. break;
  164. case MIPSNET_TX_DATA_BUFFER:
  165. s->tx_buffer[s->tx_written++] = val;
  166. if ((s->tx_written >= MAX_ETH_FRAME_SIZE)
  167. || (s->tx_written == s->tx_count)) {
  168. /* Send buffer. */
  169. trace_mipsnet_send(s->tx_written);
  170. qemu_send_packet(qemu_get_queue(s->nic),
  171. s->tx_buffer, s->tx_written);
  172. s->tx_count = s->tx_written = 0;
  173. s->intctl |= MIPSNET_INTCTL_TXDONE;
  174. s->busy = 1;
  175. mipsnet_update_irq(s);
  176. }
  177. break;
  178. /* Read-only registers */
  179. case MIPSNET_DEV_ID:
  180. case MIPSNET_BUSY:
  181. case MIPSNET_RX_DATA_COUNT:
  182. case MIPSNET_INTERRUPT_INFO:
  183. case MIPSNET_RX_DATA_BUFFER:
  184. default:
  185. break;
  186. }
  187. }
  188. static const VMStateDescription vmstate_mipsnet = {
  189. .name = "mipsnet",
  190. .version_id = 0,
  191. .minimum_version_id = 0,
  192. .fields = (VMStateField[]) {
  193. VMSTATE_UINT32(busy, MIPSnetState),
  194. VMSTATE_UINT32(rx_count, MIPSnetState),
  195. VMSTATE_UINT32(rx_read, MIPSnetState),
  196. VMSTATE_UINT32(tx_count, MIPSnetState),
  197. VMSTATE_UINT32(tx_written, MIPSnetState),
  198. VMSTATE_UINT32(intctl, MIPSnetState),
  199. VMSTATE_BUFFER(rx_buffer, MIPSnetState),
  200. VMSTATE_BUFFER(tx_buffer, MIPSnetState),
  201. VMSTATE_END_OF_LIST()
  202. }
  203. };
  204. static NetClientInfo net_mipsnet_info = {
  205. .type = NET_CLIENT_DRIVER_NIC,
  206. .size = sizeof(NICState),
  207. .receive = mipsnet_receive,
  208. };
  209. static const MemoryRegionOps mipsnet_ioport_ops = {
  210. .read = mipsnet_ioport_read,
  211. .write = mipsnet_ioport_write,
  212. .impl.min_access_size = 1,
  213. .impl.max_access_size = 4,
  214. };
  215. static void mipsnet_realize(DeviceState *dev, Error **errp)
  216. {
  217. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  218. MIPSnetState *s = MIPS_NET(dev);
  219. memory_region_init_io(&s->io, OBJECT(dev), &mipsnet_ioport_ops, s,
  220. "mipsnet-io", 36);
  221. sysbus_init_mmio(sbd, &s->io);
  222. sysbus_init_irq(sbd, &s->irq);
  223. s->nic = qemu_new_nic(&net_mipsnet_info, &s->conf,
  224. object_get_typename(OBJECT(dev)), dev->id, s);
  225. qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
  226. }
  227. static void mipsnet_sysbus_reset(DeviceState *dev)
  228. {
  229. MIPSnetState *s = MIPS_NET(dev);
  230. mipsnet_reset(s);
  231. }
  232. static Property mipsnet_properties[] = {
  233. DEFINE_NIC_PROPERTIES(MIPSnetState, conf),
  234. DEFINE_PROP_END_OF_LIST(),
  235. };
  236. static void mipsnet_class_init(ObjectClass *klass, void *data)
  237. {
  238. DeviceClass *dc = DEVICE_CLASS(klass);
  239. dc->realize = mipsnet_realize;
  240. set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
  241. dc->desc = "MIPS Simulator network device";
  242. dc->reset = mipsnet_sysbus_reset;
  243. dc->vmsd = &vmstate_mipsnet;
  244. dc->props = mipsnet_properties;
  245. }
  246. static const TypeInfo mipsnet_info = {
  247. .name = TYPE_MIPS_NET,
  248. .parent = TYPE_SYS_BUS_DEVICE,
  249. .instance_size = sizeof(MIPSnetState),
  250. .class_init = mipsnet_class_init,
  251. };
  252. static void mipsnet_register_types(void)
  253. {
  254. type_register_static(&mipsnet_info);
  255. }
  256. type_init(mipsnet_register_types)