lan9118.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405
  1. /*
  2. * SMSC LAN9118 Ethernet interface emulation
  3. *
  4. * Copyright (c) 2009 CodeSourcery, LLC.
  5. * Written by Paul Brook
  6. *
  7. * This code is licensed under the GNU GPL v2
  8. *
  9. * Contributions after 2012-01-13 are licensed under the terms of the
  10. * GNU GPL, version 2 or (at your option) any later version.
  11. */
  12. #include "qemu/osdep.h"
  13. #include "hw/sysbus.h"
  14. #include "migration/vmstate.h"
  15. #include "net/net.h"
  16. #include "net/eth.h"
  17. #include "hw/hw.h"
  18. #include "hw/irq.h"
  19. #include "hw/net/lan9118.h"
  20. #include "hw/ptimer.h"
  21. #include "hw/qdev-properties.h"
  22. #include "qemu/log.h"
  23. #include "qemu/module.h"
  24. /* For crc32 */
  25. #include <zlib.h>
  26. //#define DEBUG_LAN9118
  27. #ifdef DEBUG_LAN9118
  28. #define DPRINTF(fmt, ...) \
  29. do { printf("lan9118: " fmt , ## __VA_ARGS__); } while (0)
  30. #define BADF(fmt, ...) \
  31. do { hw_error("lan9118: error: " fmt , ## __VA_ARGS__);} while (0)
  32. #else
  33. #define DPRINTF(fmt, ...) do {} while(0)
  34. #define BADF(fmt, ...) \
  35. do { fprintf(stderr, "lan9118: error: " fmt , ## __VA_ARGS__);} while (0)
  36. #endif
  37. #define CSR_ID_REV 0x50
  38. #define CSR_IRQ_CFG 0x54
  39. #define CSR_INT_STS 0x58
  40. #define CSR_INT_EN 0x5c
  41. #define CSR_BYTE_TEST 0x64
  42. #define CSR_FIFO_INT 0x68
  43. #define CSR_RX_CFG 0x6c
  44. #define CSR_TX_CFG 0x70
  45. #define CSR_HW_CFG 0x74
  46. #define CSR_RX_DP_CTRL 0x78
  47. #define CSR_RX_FIFO_INF 0x7c
  48. #define CSR_TX_FIFO_INF 0x80
  49. #define CSR_PMT_CTRL 0x84
  50. #define CSR_GPIO_CFG 0x88
  51. #define CSR_GPT_CFG 0x8c
  52. #define CSR_GPT_CNT 0x90
  53. #define CSR_WORD_SWAP 0x98
  54. #define CSR_FREE_RUN 0x9c
  55. #define CSR_RX_DROP 0xa0
  56. #define CSR_MAC_CSR_CMD 0xa4
  57. #define CSR_MAC_CSR_DATA 0xa8
  58. #define CSR_AFC_CFG 0xac
  59. #define CSR_E2P_CMD 0xb0
  60. #define CSR_E2P_DATA 0xb4
  61. #define E2P_CMD_MAC_ADDR_LOADED 0x100
  62. /* IRQ_CFG */
  63. #define IRQ_INT 0x00001000
  64. #define IRQ_EN 0x00000100
  65. #define IRQ_POL 0x00000010
  66. #define IRQ_TYPE 0x00000001
  67. /* INT_STS/INT_EN */
  68. #define SW_INT 0x80000000
  69. #define TXSTOP_INT 0x02000000
  70. #define RXSTOP_INT 0x01000000
  71. #define RXDFH_INT 0x00800000
  72. #define TX_IOC_INT 0x00200000
  73. #define RXD_INT 0x00100000
  74. #define GPT_INT 0x00080000
  75. #define PHY_INT 0x00040000
  76. #define PME_INT 0x00020000
  77. #define TXSO_INT 0x00010000
  78. #define RWT_INT 0x00008000
  79. #define RXE_INT 0x00004000
  80. #define TXE_INT 0x00002000
  81. #define TDFU_INT 0x00000800
  82. #define TDFO_INT 0x00000400
  83. #define TDFA_INT 0x00000200
  84. #define TSFF_INT 0x00000100
  85. #define TSFL_INT 0x00000080
  86. #define RXDF_INT 0x00000040
  87. #define RDFL_INT 0x00000020
  88. #define RSFF_INT 0x00000010
  89. #define RSFL_INT 0x00000008
  90. #define GPIO2_INT 0x00000004
  91. #define GPIO1_INT 0x00000002
  92. #define GPIO0_INT 0x00000001
  93. #define RESERVED_INT 0x7c001000
  94. #define MAC_CR 1
  95. #define MAC_ADDRH 2
  96. #define MAC_ADDRL 3
  97. #define MAC_HASHH 4
  98. #define MAC_HASHL 5
  99. #define MAC_MII_ACC 6
  100. #define MAC_MII_DATA 7
  101. #define MAC_FLOW 8
  102. #define MAC_VLAN1 9 /* TODO */
  103. #define MAC_VLAN2 10 /* TODO */
  104. #define MAC_WUFF 11 /* TODO */
  105. #define MAC_WUCSR 12 /* TODO */
  106. #define MAC_CR_RXALL 0x80000000
  107. #define MAC_CR_RCVOWN 0x00800000
  108. #define MAC_CR_LOOPBK 0x00200000
  109. #define MAC_CR_FDPX 0x00100000
  110. #define MAC_CR_MCPAS 0x00080000
  111. #define MAC_CR_PRMS 0x00040000
  112. #define MAC_CR_INVFILT 0x00020000
  113. #define MAC_CR_PASSBAD 0x00010000
  114. #define MAC_CR_HO 0x00008000
  115. #define MAC_CR_HPFILT 0x00002000
  116. #define MAC_CR_LCOLL 0x00001000
  117. #define MAC_CR_BCAST 0x00000800
  118. #define MAC_CR_DISRTY 0x00000400
  119. #define MAC_CR_PADSTR 0x00000100
  120. #define MAC_CR_BOLMT 0x000000c0
  121. #define MAC_CR_DFCHK 0x00000020
  122. #define MAC_CR_TXEN 0x00000008
  123. #define MAC_CR_RXEN 0x00000004
  124. #define MAC_CR_RESERVED 0x7f404213
  125. #define PHY_INT_ENERGYON 0x80
  126. #define PHY_INT_AUTONEG_COMPLETE 0x40
  127. #define PHY_INT_FAULT 0x20
  128. #define PHY_INT_DOWN 0x10
  129. #define PHY_INT_AUTONEG_LP 0x08
  130. #define PHY_INT_PARFAULT 0x04
  131. #define PHY_INT_AUTONEG_PAGE 0x02
  132. #define GPT_TIMER_EN 0x20000000
  133. enum tx_state {
  134. TX_IDLE,
  135. TX_B,
  136. TX_DATA
  137. };
  138. typedef struct {
  139. /* state is a tx_state but we can't put enums in VMStateDescriptions. */
  140. uint32_t state;
  141. uint32_t cmd_a;
  142. uint32_t cmd_b;
  143. int32_t buffer_size;
  144. int32_t offset;
  145. int32_t pad;
  146. int32_t fifo_used;
  147. int32_t len;
  148. uint8_t data[2048];
  149. } LAN9118Packet;
  150. static const VMStateDescription vmstate_lan9118_packet = {
  151. .name = "lan9118_packet",
  152. .version_id = 1,
  153. .minimum_version_id = 1,
  154. .fields = (VMStateField[]) {
  155. VMSTATE_UINT32(state, LAN9118Packet),
  156. VMSTATE_UINT32(cmd_a, LAN9118Packet),
  157. VMSTATE_UINT32(cmd_b, LAN9118Packet),
  158. VMSTATE_INT32(buffer_size, LAN9118Packet),
  159. VMSTATE_INT32(offset, LAN9118Packet),
  160. VMSTATE_INT32(pad, LAN9118Packet),
  161. VMSTATE_INT32(fifo_used, LAN9118Packet),
  162. VMSTATE_INT32(len, LAN9118Packet),
  163. VMSTATE_UINT8_ARRAY(data, LAN9118Packet, 2048),
  164. VMSTATE_END_OF_LIST()
  165. }
  166. };
  167. #define LAN9118(obj) OBJECT_CHECK(lan9118_state, (obj), TYPE_LAN9118)
  168. typedef struct {
  169. SysBusDevice parent_obj;
  170. NICState *nic;
  171. NICConf conf;
  172. qemu_irq irq;
  173. MemoryRegion mmio;
  174. ptimer_state *timer;
  175. uint32_t irq_cfg;
  176. uint32_t int_sts;
  177. uint32_t int_en;
  178. uint32_t fifo_int;
  179. uint32_t rx_cfg;
  180. uint32_t tx_cfg;
  181. uint32_t hw_cfg;
  182. uint32_t pmt_ctrl;
  183. uint32_t gpio_cfg;
  184. uint32_t gpt_cfg;
  185. uint32_t word_swap;
  186. uint32_t free_timer_start;
  187. uint32_t mac_cmd;
  188. uint32_t mac_data;
  189. uint32_t afc_cfg;
  190. uint32_t e2p_cmd;
  191. uint32_t e2p_data;
  192. uint32_t mac_cr;
  193. uint32_t mac_hashh;
  194. uint32_t mac_hashl;
  195. uint32_t mac_mii_acc;
  196. uint32_t mac_mii_data;
  197. uint32_t mac_flow;
  198. uint32_t phy_status;
  199. uint32_t phy_control;
  200. uint32_t phy_advertise;
  201. uint32_t phy_int;
  202. uint32_t phy_int_mask;
  203. int32_t eeprom_writable;
  204. uint8_t eeprom[128];
  205. int32_t tx_fifo_size;
  206. LAN9118Packet *txp;
  207. LAN9118Packet tx_packet;
  208. int32_t tx_status_fifo_used;
  209. int32_t tx_status_fifo_head;
  210. uint32_t tx_status_fifo[512];
  211. int32_t rx_status_fifo_size;
  212. int32_t rx_status_fifo_used;
  213. int32_t rx_status_fifo_head;
  214. uint32_t rx_status_fifo[896];
  215. int32_t rx_fifo_size;
  216. int32_t rx_fifo_used;
  217. int32_t rx_fifo_head;
  218. uint32_t rx_fifo[3360];
  219. int32_t rx_packet_size_head;
  220. int32_t rx_packet_size_tail;
  221. int32_t rx_packet_size[1024];
  222. int32_t rxp_offset;
  223. int32_t rxp_size;
  224. int32_t rxp_pad;
  225. uint32_t write_word_prev_offset;
  226. uint32_t write_word_n;
  227. uint16_t write_word_l;
  228. uint16_t write_word_h;
  229. uint32_t read_word_prev_offset;
  230. uint32_t read_word_n;
  231. uint32_t read_long;
  232. uint32_t mode_16bit;
  233. } lan9118_state;
  234. static const VMStateDescription vmstate_lan9118 = {
  235. .name = "lan9118",
  236. .version_id = 2,
  237. .minimum_version_id = 1,
  238. .fields = (VMStateField[]) {
  239. VMSTATE_PTIMER(timer, lan9118_state),
  240. VMSTATE_UINT32(irq_cfg, lan9118_state),
  241. VMSTATE_UINT32(int_sts, lan9118_state),
  242. VMSTATE_UINT32(int_en, lan9118_state),
  243. VMSTATE_UINT32(fifo_int, lan9118_state),
  244. VMSTATE_UINT32(rx_cfg, lan9118_state),
  245. VMSTATE_UINT32(tx_cfg, lan9118_state),
  246. VMSTATE_UINT32(hw_cfg, lan9118_state),
  247. VMSTATE_UINT32(pmt_ctrl, lan9118_state),
  248. VMSTATE_UINT32(gpio_cfg, lan9118_state),
  249. VMSTATE_UINT32(gpt_cfg, lan9118_state),
  250. VMSTATE_UINT32(word_swap, lan9118_state),
  251. VMSTATE_UINT32(free_timer_start, lan9118_state),
  252. VMSTATE_UINT32(mac_cmd, lan9118_state),
  253. VMSTATE_UINT32(mac_data, lan9118_state),
  254. VMSTATE_UINT32(afc_cfg, lan9118_state),
  255. VMSTATE_UINT32(e2p_cmd, lan9118_state),
  256. VMSTATE_UINT32(e2p_data, lan9118_state),
  257. VMSTATE_UINT32(mac_cr, lan9118_state),
  258. VMSTATE_UINT32(mac_hashh, lan9118_state),
  259. VMSTATE_UINT32(mac_hashl, lan9118_state),
  260. VMSTATE_UINT32(mac_mii_acc, lan9118_state),
  261. VMSTATE_UINT32(mac_mii_data, lan9118_state),
  262. VMSTATE_UINT32(mac_flow, lan9118_state),
  263. VMSTATE_UINT32(phy_status, lan9118_state),
  264. VMSTATE_UINT32(phy_control, lan9118_state),
  265. VMSTATE_UINT32(phy_advertise, lan9118_state),
  266. VMSTATE_UINT32(phy_int, lan9118_state),
  267. VMSTATE_UINT32(phy_int_mask, lan9118_state),
  268. VMSTATE_INT32(eeprom_writable, lan9118_state),
  269. VMSTATE_UINT8_ARRAY(eeprom, lan9118_state, 128),
  270. VMSTATE_INT32(tx_fifo_size, lan9118_state),
  271. /* txp always points at tx_packet so need not be saved */
  272. VMSTATE_STRUCT(tx_packet, lan9118_state, 0,
  273. vmstate_lan9118_packet, LAN9118Packet),
  274. VMSTATE_INT32(tx_status_fifo_used, lan9118_state),
  275. VMSTATE_INT32(tx_status_fifo_head, lan9118_state),
  276. VMSTATE_UINT32_ARRAY(tx_status_fifo, lan9118_state, 512),
  277. VMSTATE_INT32(rx_status_fifo_size, lan9118_state),
  278. VMSTATE_INT32(rx_status_fifo_used, lan9118_state),
  279. VMSTATE_INT32(rx_status_fifo_head, lan9118_state),
  280. VMSTATE_UINT32_ARRAY(rx_status_fifo, lan9118_state, 896),
  281. VMSTATE_INT32(rx_fifo_size, lan9118_state),
  282. VMSTATE_INT32(rx_fifo_used, lan9118_state),
  283. VMSTATE_INT32(rx_fifo_head, lan9118_state),
  284. VMSTATE_UINT32_ARRAY(rx_fifo, lan9118_state, 3360),
  285. VMSTATE_INT32(rx_packet_size_head, lan9118_state),
  286. VMSTATE_INT32(rx_packet_size_tail, lan9118_state),
  287. VMSTATE_INT32_ARRAY(rx_packet_size, lan9118_state, 1024),
  288. VMSTATE_INT32(rxp_offset, lan9118_state),
  289. VMSTATE_INT32(rxp_size, lan9118_state),
  290. VMSTATE_INT32(rxp_pad, lan9118_state),
  291. VMSTATE_UINT32_V(write_word_prev_offset, lan9118_state, 2),
  292. VMSTATE_UINT32_V(write_word_n, lan9118_state, 2),
  293. VMSTATE_UINT16_V(write_word_l, lan9118_state, 2),
  294. VMSTATE_UINT16_V(write_word_h, lan9118_state, 2),
  295. VMSTATE_UINT32_V(read_word_prev_offset, lan9118_state, 2),
  296. VMSTATE_UINT32_V(read_word_n, lan9118_state, 2),
  297. VMSTATE_UINT32_V(read_long, lan9118_state, 2),
  298. VMSTATE_UINT32_V(mode_16bit, lan9118_state, 2),
  299. VMSTATE_END_OF_LIST()
  300. }
  301. };
  302. static void lan9118_update(lan9118_state *s)
  303. {
  304. int level;
  305. /* TODO: Implement FIFO level IRQs. */
  306. level = (s->int_sts & s->int_en) != 0;
  307. if (level) {
  308. s->irq_cfg |= IRQ_INT;
  309. } else {
  310. s->irq_cfg &= ~IRQ_INT;
  311. }
  312. if ((s->irq_cfg & IRQ_EN) == 0) {
  313. level = 0;
  314. }
  315. if ((s->irq_cfg & (IRQ_TYPE | IRQ_POL)) != (IRQ_TYPE | IRQ_POL)) {
  316. /* Interrupt is active low unless we're configured as
  317. * active-high polarity, push-pull type.
  318. */
  319. level = !level;
  320. }
  321. qemu_set_irq(s->irq, level);
  322. }
  323. static void lan9118_mac_changed(lan9118_state *s)
  324. {
  325. qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
  326. }
  327. static void lan9118_reload_eeprom(lan9118_state *s)
  328. {
  329. int i;
  330. if (s->eeprom[0] != 0xa5) {
  331. s->e2p_cmd &= ~E2P_CMD_MAC_ADDR_LOADED;
  332. DPRINTF("MACADDR load failed\n");
  333. return;
  334. }
  335. for (i = 0; i < 6; i++) {
  336. s->conf.macaddr.a[i] = s->eeprom[i + 1];
  337. }
  338. s->e2p_cmd |= E2P_CMD_MAC_ADDR_LOADED;
  339. DPRINTF("MACADDR loaded from eeprom\n");
  340. lan9118_mac_changed(s);
  341. }
  342. static void phy_update_irq(lan9118_state *s)
  343. {
  344. if (s->phy_int & s->phy_int_mask) {
  345. s->int_sts |= PHY_INT;
  346. } else {
  347. s->int_sts &= ~PHY_INT;
  348. }
  349. lan9118_update(s);
  350. }
  351. static void phy_update_link(lan9118_state *s)
  352. {
  353. /* Autonegotiation status mirrors link status. */
  354. if (qemu_get_queue(s->nic)->link_down) {
  355. s->phy_status &= ~0x0024;
  356. s->phy_int |= PHY_INT_DOWN;
  357. } else {
  358. s->phy_status |= 0x0024;
  359. s->phy_int |= PHY_INT_ENERGYON;
  360. s->phy_int |= PHY_INT_AUTONEG_COMPLETE;
  361. }
  362. phy_update_irq(s);
  363. }
  364. static void lan9118_set_link(NetClientState *nc)
  365. {
  366. phy_update_link(qemu_get_nic_opaque(nc));
  367. }
  368. static void phy_reset(lan9118_state *s)
  369. {
  370. s->phy_status = 0x7809;
  371. s->phy_control = 0x3000;
  372. s->phy_advertise = 0x01e1;
  373. s->phy_int_mask = 0;
  374. s->phy_int = 0;
  375. phy_update_link(s);
  376. }
  377. static void lan9118_reset(DeviceState *d)
  378. {
  379. lan9118_state *s = LAN9118(d);
  380. s->irq_cfg &= (IRQ_TYPE | IRQ_POL);
  381. s->int_sts = 0;
  382. s->int_en = 0;
  383. s->fifo_int = 0x48000000;
  384. s->rx_cfg = 0;
  385. s->tx_cfg = 0;
  386. s->hw_cfg = s->mode_16bit ? 0x00050000 : 0x00050004;
  387. s->pmt_ctrl &= 0x45;
  388. s->gpio_cfg = 0;
  389. s->txp->fifo_used = 0;
  390. s->txp->state = TX_IDLE;
  391. s->txp->cmd_a = 0xffffffffu;
  392. s->txp->cmd_b = 0xffffffffu;
  393. s->txp->len = 0;
  394. s->txp->fifo_used = 0;
  395. s->tx_fifo_size = 4608;
  396. s->tx_status_fifo_used = 0;
  397. s->rx_status_fifo_size = 704;
  398. s->rx_fifo_size = 2640;
  399. s->rx_fifo_used = 0;
  400. s->rx_status_fifo_size = 176;
  401. s->rx_status_fifo_used = 0;
  402. s->rxp_offset = 0;
  403. s->rxp_size = 0;
  404. s->rxp_pad = 0;
  405. s->rx_packet_size_tail = s->rx_packet_size_head;
  406. s->rx_packet_size[s->rx_packet_size_head] = 0;
  407. s->mac_cmd = 0;
  408. s->mac_data = 0;
  409. s->afc_cfg = 0;
  410. s->e2p_cmd = 0;
  411. s->e2p_data = 0;
  412. s->free_timer_start = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) / 40;
  413. ptimer_transaction_begin(s->timer);
  414. ptimer_stop(s->timer);
  415. ptimer_set_count(s->timer, 0xffff);
  416. ptimer_transaction_commit(s->timer);
  417. s->gpt_cfg = 0xffff;
  418. s->mac_cr = MAC_CR_PRMS;
  419. s->mac_hashh = 0;
  420. s->mac_hashl = 0;
  421. s->mac_mii_acc = 0;
  422. s->mac_mii_data = 0;
  423. s->mac_flow = 0;
  424. s->read_word_n = 0;
  425. s->write_word_n = 0;
  426. phy_reset(s);
  427. s->eeprom_writable = 0;
  428. lan9118_reload_eeprom(s);
  429. }
  430. static void rx_fifo_push(lan9118_state *s, uint32_t val)
  431. {
  432. int fifo_pos;
  433. fifo_pos = s->rx_fifo_head + s->rx_fifo_used;
  434. if (fifo_pos >= s->rx_fifo_size)
  435. fifo_pos -= s->rx_fifo_size;
  436. s->rx_fifo[fifo_pos] = val;
  437. s->rx_fifo_used++;
  438. }
  439. /* Return nonzero if the packet is accepted by the filter. */
  440. static int lan9118_filter(lan9118_state *s, const uint8_t *addr)
  441. {
  442. int multicast;
  443. uint32_t hash;
  444. if (s->mac_cr & MAC_CR_PRMS) {
  445. return 1;
  446. }
  447. if (addr[0] == 0xff && addr[1] == 0xff && addr[2] == 0xff &&
  448. addr[3] == 0xff && addr[4] == 0xff && addr[5] == 0xff) {
  449. return (s->mac_cr & MAC_CR_BCAST) == 0;
  450. }
  451. multicast = addr[0] & 1;
  452. if (multicast &&s->mac_cr & MAC_CR_MCPAS) {
  453. return 1;
  454. }
  455. if (multicast ? (s->mac_cr & MAC_CR_HPFILT) == 0
  456. : (s->mac_cr & MAC_CR_HO) == 0) {
  457. /* Exact matching. */
  458. hash = memcmp(addr, s->conf.macaddr.a, 6);
  459. if (s->mac_cr & MAC_CR_INVFILT) {
  460. return hash != 0;
  461. } else {
  462. return hash == 0;
  463. }
  464. } else {
  465. /* Hash matching */
  466. hash = net_crc32(addr, ETH_ALEN) >> 26;
  467. if (hash & 0x20) {
  468. return (s->mac_hashh >> (hash & 0x1f)) & 1;
  469. } else {
  470. return (s->mac_hashl >> (hash & 0x1f)) & 1;
  471. }
  472. }
  473. }
  474. static ssize_t lan9118_receive(NetClientState *nc, const uint8_t *buf,
  475. size_t size)
  476. {
  477. lan9118_state *s = qemu_get_nic_opaque(nc);
  478. int fifo_len;
  479. int offset;
  480. int src_pos;
  481. int n;
  482. int filter;
  483. uint32_t val;
  484. uint32_t crc;
  485. uint32_t status;
  486. if ((s->mac_cr & MAC_CR_RXEN) == 0) {
  487. return -1;
  488. }
  489. if (size >= 2048 || size < 14) {
  490. return -1;
  491. }
  492. /* TODO: Implement FIFO overflow notification. */
  493. if (s->rx_status_fifo_used == s->rx_status_fifo_size) {
  494. return -1;
  495. }
  496. filter = lan9118_filter(s, buf);
  497. if (!filter && (s->mac_cr & MAC_CR_RXALL) == 0) {
  498. return size;
  499. }
  500. offset = (s->rx_cfg >> 8) & 0x1f;
  501. n = offset & 3;
  502. fifo_len = (size + n + 3) >> 2;
  503. /* Add a word for the CRC. */
  504. fifo_len++;
  505. if (s->rx_fifo_size - s->rx_fifo_used < fifo_len) {
  506. return -1;
  507. }
  508. DPRINTF("Got packet len:%d fifo:%d filter:%s\n",
  509. (int)size, fifo_len, filter ? "pass" : "fail");
  510. val = 0;
  511. crc = bswap32(crc32(~0, buf, size));
  512. for (src_pos = 0; src_pos < size; src_pos++) {
  513. val = (val >> 8) | ((uint32_t)buf[src_pos] << 24);
  514. n++;
  515. if (n == 4) {
  516. n = 0;
  517. rx_fifo_push(s, val);
  518. val = 0;
  519. }
  520. }
  521. if (n) {
  522. val >>= ((4 - n) * 8);
  523. val |= crc << (n * 8);
  524. rx_fifo_push(s, val);
  525. val = crc >> ((4 - n) * 8);
  526. rx_fifo_push(s, val);
  527. } else {
  528. rx_fifo_push(s, crc);
  529. }
  530. n = s->rx_status_fifo_head + s->rx_status_fifo_used;
  531. if (n >= s->rx_status_fifo_size) {
  532. n -= s->rx_status_fifo_size;
  533. }
  534. s->rx_packet_size[s->rx_packet_size_tail] = fifo_len;
  535. s->rx_packet_size_tail = (s->rx_packet_size_tail + 1023) & 1023;
  536. s->rx_status_fifo_used++;
  537. status = (size + 4) << 16;
  538. if (buf[0] == 0xff && buf[1] == 0xff && buf[2] == 0xff &&
  539. buf[3] == 0xff && buf[4] == 0xff && buf[5] == 0xff) {
  540. status |= 0x00002000;
  541. } else if (buf[0] & 1) {
  542. status |= 0x00000400;
  543. }
  544. if (!filter) {
  545. status |= 0x40000000;
  546. }
  547. s->rx_status_fifo[n] = status;
  548. if (s->rx_status_fifo_used > (s->fifo_int & 0xff)) {
  549. s->int_sts |= RSFL_INT;
  550. }
  551. lan9118_update(s);
  552. return size;
  553. }
  554. static uint32_t rx_fifo_pop(lan9118_state *s)
  555. {
  556. int n;
  557. uint32_t val;
  558. if (s->rxp_size == 0 && s->rxp_pad == 0) {
  559. s->rxp_size = s->rx_packet_size[s->rx_packet_size_head];
  560. s->rx_packet_size[s->rx_packet_size_head] = 0;
  561. if (s->rxp_size != 0) {
  562. s->rx_packet_size_head = (s->rx_packet_size_head + 1023) & 1023;
  563. s->rxp_offset = (s->rx_cfg >> 10) & 7;
  564. n = s->rxp_offset + s->rxp_size;
  565. switch (s->rx_cfg >> 30) {
  566. case 1:
  567. n = (-n) & 3;
  568. break;
  569. case 2:
  570. n = (-n) & 7;
  571. break;
  572. default:
  573. n = 0;
  574. break;
  575. }
  576. s->rxp_pad = n;
  577. DPRINTF("Pop packet size:%d offset:%d pad: %d\n",
  578. s->rxp_size, s->rxp_offset, s->rxp_pad);
  579. }
  580. }
  581. if (s->rxp_offset > 0) {
  582. s->rxp_offset--;
  583. val = 0;
  584. } else if (s->rxp_size > 0) {
  585. s->rxp_size--;
  586. val = s->rx_fifo[s->rx_fifo_head++];
  587. if (s->rx_fifo_head >= s->rx_fifo_size) {
  588. s->rx_fifo_head -= s->rx_fifo_size;
  589. }
  590. s->rx_fifo_used--;
  591. } else if (s->rxp_pad > 0) {
  592. s->rxp_pad--;
  593. val = 0;
  594. } else {
  595. DPRINTF("RX underflow\n");
  596. s->int_sts |= RXE_INT;
  597. val = 0;
  598. }
  599. lan9118_update(s);
  600. return val;
  601. }
  602. static void do_tx_packet(lan9118_state *s)
  603. {
  604. int n;
  605. uint32_t status;
  606. /* FIXME: Honor TX disable, and allow queueing of packets. */
  607. if (s->phy_control & 0x4000) {
  608. /* This assumes the receive routine doesn't touch the VLANClient. */
  609. lan9118_receive(qemu_get_queue(s->nic), s->txp->data, s->txp->len);
  610. } else {
  611. qemu_send_packet(qemu_get_queue(s->nic), s->txp->data, s->txp->len);
  612. }
  613. s->txp->fifo_used = 0;
  614. if (s->tx_status_fifo_used == 512) {
  615. /* Status FIFO full */
  616. return;
  617. }
  618. /* Add entry to status FIFO. */
  619. status = s->txp->cmd_b & 0xffff0000u;
  620. DPRINTF("Sent packet tag:%04x len %d\n", status >> 16, s->txp->len);
  621. n = (s->tx_status_fifo_head + s->tx_status_fifo_used) & 511;
  622. s->tx_status_fifo[n] = status;
  623. s->tx_status_fifo_used++;
  624. if (s->tx_status_fifo_used == 512) {
  625. s->int_sts |= TSFF_INT;
  626. /* TODO: Stop transmission. */
  627. }
  628. }
  629. static uint32_t rx_status_fifo_pop(lan9118_state *s)
  630. {
  631. uint32_t val;
  632. val = s->rx_status_fifo[s->rx_status_fifo_head];
  633. if (s->rx_status_fifo_used != 0) {
  634. s->rx_status_fifo_used--;
  635. s->rx_status_fifo_head++;
  636. if (s->rx_status_fifo_head >= s->rx_status_fifo_size) {
  637. s->rx_status_fifo_head -= s->rx_status_fifo_size;
  638. }
  639. /* ??? What value should be returned when the FIFO is empty? */
  640. DPRINTF("RX status pop 0x%08x\n", val);
  641. }
  642. return val;
  643. }
  644. static uint32_t tx_status_fifo_pop(lan9118_state *s)
  645. {
  646. uint32_t val;
  647. val = s->tx_status_fifo[s->tx_status_fifo_head];
  648. if (s->tx_status_fifo_used != 0) {
  649. s->tx_status_fifo_used--;
  650. s->tx_status_fifo_head = (s->tx_status_fifo_head + 1) & 511;
  651. /* ??? What value should be returned when the FIFO is empty? */
  652. }
  653. return val;
  654. }
  655. static void tx_fifo_push(lan9118_state *s, uint32_t val)
  656. {
  657. int n;
  658. if (s->txp->fifo_used == s->tx_fifo_size) {
  659. s->int_sts |= TDFO_INT;
  660. return;
  661. }
  662. switch (s->txp->state) {
  663. case TX_IDLE:
  664. s->txp->cmd_a = val & 0x831f37ff;
  665. s->txp->fifo_used++;
  666. s->txp->state = TX_B;
  667. s->txp->buffer_size = extract32(s->txp->cmd_a, 0, 11);
  668. s->txp->offset = extract32(s->txp->cmd_a, 16, 5);
  669. break;
  670. case TX_B:
  671. if (s->txp->cmd_a & 0x2000) {
  672. /* First segment */
  673. s->txp->cmd_b = val;
  674. s->txp->fifo_used++;
  675. /* End alignment does not include command words. */
  676. n = (s->txp->buffer_size + s->txp->offset + 3) >> 2;
  677. switch ((n >> 24) & 3) {
  678. case 1:
  679. n = (-n) & 3;
  680. break;
  681. case 2:
  682. n = (-n) & 7;
  683. break;
  684. default:
  685. n = 0;
  686. }
  687. s->txp->pad = n;
  688. s->txp->len = 0;
  689. }
  690. DPRINTF("Block len:%d offset:%d pad:%d cmd %08x\n",
  691. s->txp->buffer_size, s->txp->offset, s->txp->pad,
  692. s->txp->cmd_a);
  693. s->txp->state = TX_DATA;
  694. break;
  695. case TX_DATA:
  696. if (s->txp->offset >= 4) {
  697. s->txp->offset -= 4;
  698. break;
  699. }
  700. if (s->txp->buffer_size <= 0 && s->txp->pad != 0) {
  701. s->txp->pad--;
  702. } else {
  703. n = MIN(4, s->txp->buffer_size + s->txp->offset);
  704. while (s->txp->offset) {
  705. val >>= 8;
  706. n--;
  707. s->txp->offset--;
  708. }
  709. /* Documentation is somewhat unclear on the ordering of bytes
  710. in FIFO words. Empirical results show it to be little-endian.
  711. */
  712. /* TODO: FIFO overflow checking. */
  713. while (n--) {
  714. s->txp->data[s->txp->len] = val & 0xff;
  715. s->txp->len++;
  716. val >>= 8;
  717. s->txp->buffer_size--;
  718. }
  719. s->txp->fifo_used++;
  720. }
  721. if (s->txp->buffer_size <= 0 && s->txp->pad == 0) {
  722. if (s->txp->cmd_a & 0x1000) {
  723. do_tx_packet(s);
  724. }
  725. if (s->txp->cmd_a & 0x80000000) {
  726. s->int_sts |= TX_IOC_INT;
  727. }
  728. s->txp->state = TX_IDLE;
  729. }
  730. break;
  731. }
  732. }
  733. static uint32_t do_phy_read(lan9118_state *s, int reg)
  734. {
  735. uint32_t val;
  736. switch (reg) {
  737. case 0: /* Basic Control */
  738. return s->phy_control;
  739. case 1: /* Basic Status */
  740. return s->phy_status;
  741. case 2: /* ID1 */
  742. return 0x0007;
  743. case 3: /* ID2 */
  744. return 0xc0d1;
  745. case 4: /* Auto-neg advertisement */
  746. return s->phy_advertise;
  747. case 5: /* Auto-neg Link Partner Ability */
  748. return 0x0f71;
  749. case 6: /* Auto-neg Expansion */
  750. return 1;
  751. /* TODO 17, 18, 27, 29, 30, 31 */
  752. case 29: /* Interrupt source. */
  753. val = s->phy_int;
  754. s->phy_int = 0;
  755. phy_update_irq(s);
  756. return val;
  757. case 30: /* Interrupt mask */
  758. return s->phy_int_mask;
  759. default:
  760. BADF("PHY read reg %d\n", reg);
  761. return 0;
  762. }
  763. }
  764. static void do_phy_write(lan9118_state *s, int reg, uint32_t val)
  765. {
  766. switch (reg) {
  767. case 0: /* Basic Control */
  768. if (val & 0x8000) {
  769. phy_reset(s);
  770. break;
  771. }
  772. s->phy_control = val & 0x7980;
  773. /* Complete autonegotiation immediately. */
  774. if (val & 0x1000) {
  775. s->phy_status |= 0x0020;
  776. }
  777. break;
  778. case 4: /* Auto-neg advertisement */
  779. s->phy_advertise = (val & 0x2d7f) | 0x80;
  780. break;
  781. /* TODO 17, 18, 27, 31 */
  782. case 30: /* Interrupt mask */
  783. s->phy_int_mask = val & 0xff;
  784. phy_update_irq(s);
  785. break;
  786. default:
  787. BADF("PHY write reg %d = 0x%04x\n", reg, val);
  788. }
  789. }
  790. static void do_mac_write(lan9118_state *s, int reg, uint32_t val)
  791. {
  792. switch (reg) {
  793. case MAC_CR:
  794. if ((s->mac_cr & MAC_CR_RXEN) != 0 && (val & MAC_CR_RXEN) == 0) {
  795. s->int_sts |= RXSTOP_INT;
  796. }
  797. s->mac_cr = val & ~MAC_CR_RESERVED;
  798. DPRINTF("MAC_CR: %08x\n", val);
  799. break;
  800. case MAC_ADDRH:
  801. s->conf.macaddr.a[4] = val & 0xff;
  802. s->conf.macaddr.a[5] = (val >> 8) & 0xff;
  803. lan9118_mac_changed(s);
  804. break;
  805. case MAC_ADDRL:
  806. s->conf.macaddr.a[0] = val & 0xff;
  807. s->conf.macaddr.a[1] = (val >> 8) & 0xff;
  808. s->conf.macaddr.a[2] = (val >> 16) & 0xff;
  809. s->conf.macaddr.a[3] = (val >> 24) & 0xff;
  810. lan9118_mac_changed(s);
  811. break;
  812. case MAC_HASHH:
  813. s->mac_hashh = val;
  814. break;
  815. case MAC_HASHL:
  816. s->mac_hashl = val;
  817. break;
  818. case MAC_MII_ACC:
  819. s->mac_mii_acc = val & 0xffc2;
  820. if (val & 2) {
  821. DPRINTF("PHY write %d = 0x%04x\n",
  822. (val >> 6) & 0x1f, s->mac_mii_data);
  823. do_phy_write(s, (val >> 6) & 0x1f, s->mac_mii_data);
  824. } else {
  825. s->mac_mii_data = do_phy_read(s, (val >> 6) & 0x1f);
  826. DPRINTF("PHY read %d = 0x%04x\n",
  827. (val >> 6) & 0x1f, s->mac_mii_data);
  828. }
  829. break;
  830. case MAC_MII_DATA:
  831. s->mac_mii_data = val & 0xffff;
  832. break;
  833. case MAC_FLOW:
  834. s->mac_flow = val & 0xffff0000;
  835. break;
  836. case MAC_VLAN1:
  837. /* Writing to this register changes a condition for
  838. * FrameTooLong bit in rx_status. Since we do not set
  839. * FrameTooLong anyway, just ignore write to this.
  840. */
  841. break;
  842. default:
  843. qemu_log_mask(LOG_GUEST_ERROR,
  844. "lan9118: Unimplemented MAC register write: %d = 0x%x\n",
  845. s->mac_cmd & 0xf, val);
  846. }
  847. }
  848. static uint32_t do_mac_read(lan9118_state *s, int reg)
  849. {
  850. switch (reg) {
  851. case MAC_CR:
  852. return s->mac_cr;
  853. case MAC_ADDRH:
  854. return s->conf.macaddr.a[4] | (s->conf.macaddr.a[5] << 8);
  855. case MAC_ADDRL:
  856. return s->conf.macaddr.a[0] | (s->conf.macaddr.a[1] << 8)
  857. | (s->conf.macaddr.a[2] << 16) | (s->conf.macaddr.a[3] << 24);
  858. case MAC_HASHH:
  859. return s->mac_hashh;
  860. break;
  861. case MAC_HASHL:
  862. return s->mac_hashl;
  863. break;
  864. case MAC_MII_ACC:
  865. return s->mac_mii_acc;
  866. case MAC_MII_DATA:
  867. return s->mac_mii_data;
  868. case MAC_FLOW:
  869. return s->mac_flow;
  870. default:
  871. qemu_log_mask(LOG_GUEST_ERROR,
  872. "lan9118: Unimplemented MAC register read: %d\n",
  873. s->mac_cmd & 0xf);
  874. return 0;
  875. }
  876. }
  877. static void lan9118_eeprom_cmd(lan9118_state *s, int cmd, int addr)
  878. {
  879. s->e2p_cmd = (s->e2p_cmd & E2P_CMD_MAC_ADDR_LOADED) | (cmd << 28) | addr;
  880. switch (cmd) {
  881. case 0:
  882. s->e2p_data = s->eeprom[addr];
  883. DPRINTF("EEPROM Read %d = 0x%02x\n", addr, s->e2p_data);
  884. break;
  885. case 1:
  886. s->eeprom_writable = 0;
  887. DPRINTF("EEPROM Write Disable\n");
  888. break;
  889. case 2: /* EWEN */
  890. s->eeprom_writable = 1;
  891. DPRINTF("EEPROM Write Enable\n");
  892. break;
  893. case 3: /* WRITE */
  894. if (s->eeprom_writable) {
  895. s->eeprom[addr] &= s->e2p_data;
  896. DPRINTF("EEPROM Write %d = 0x%02x\n", addr, s->e2p_data);
  897. } else {
  898. DPRINTF("EEPROM Write %d (ignored)\n", addr);
  899. }
  900. break;
  901. case 4: /* WRAL */
  902. if (s->eeprom_writable) {
  903. for (addr = 0; addr < 128; addr++) {
  904. s->eeprom[addr] &= s->e2p_data;
  905. }
  906. DPRINTF("EEPROM Write All 0x%02x\n", s->e2p_data);
  907. } else {
  908. DPRINTF("EEPROM Write All (ignored)\n");
  909. }
  910. break;
  911. case 5: /* ERASE */
  912. if (s->eeprom_writable) {
  913. s->eeprom[addr] = 0xff;
  914. DPRINTF("EEPROM Erase %d\n", addr);
  915. } else {
  916. DPRINTF("EEPROM Erase %d (ignored)\n", addr);
  917. }
  918. break;
  919. case 6: /* ERAL */
  920. if (s->eeprom_writable) {
  921. memset(s->eeprom, 0xff, 128);
  922. DPRINTF("EEPROM Erase All\n");
  923. } else {
  924. DPRINTF("EEPROM Erase All (ignored)\n");
  925. }
  926. break;
  927. case 7: /* RELOAD */
  928. lan9118_reload_eeprom(s);
  929. break;
  930. }
  931. }
  932. static void lan9118_tick(void *opaque)
  933. {
  934. lan9118_state *s = (lan9118_state *)opaque;
  935. if (s->int_en & GPT_INT) {
  936. s->int_sts |= GPT_INT;
  937. }
  938. lan9118_update(s);
  939. }
  940. static void lan9118_writel(void *opaque, hwaddr offset,
  941. uint64_t val, unsigned size)
  942. {
  943. lan9118_state *s = (lan9118_state *)opaque;
  944. offset &= 0xff;
  945. //DPRINTF("Write reg 0x%02x = 0x%08x\n", (int)offset, val);
  946. if (offset >= 0x20 && offset < 0x40) {
  947. /* TX FIFO */
  948. tx_fifo_push(s, val);
  949. return;
  950. }
  951. switch (offset) {
  952. case CSR_IRQ_CFG:
  953. /* TODO: Implement interrupt deassertion intervals. */
  954. val &= (IRQ_EN | IRQ_POL | IRQ_TYPE);
  955. s->irq_cfg = (s->irq_cfg & IRQ_INT) | val;
  956. break;
  957. case CSR_INT_STS:
  958. s->int_sts &= ~val;
  959. break;
  960. case CSR_INT_EN:
  961. s->int_en = val & ~RESERVED_INT;
  962. s->int_sts |= val & SW_INT;
  963. break;
  964. case CSR_FIFO_INT:
  965. DPRINTF("FIFO INT levels %08x\n", val);
  966. s->fifo_int = val;
  967. break;
  968. case CSR_RX_CFG:
  969. if (val & 0x8000) {
  970. /* RX_DUMP */
  971. s->rx_fifo_used = 0;
  972. s->rx_status_fifo_used = 0;
  973. s->rx_packet_size_tail = s->rx_packet_size_head;
  974. s->rx_packet_size[s->rx_packet_size_head] = 0;
  975. }
  976. s->rx_cfg = val & 0xcfff1ff0;
  977. break;
  978. case CSR_TX_CFG:
  979. if (val & 0x8000) {
  980. s->tx_status_fifo_used = 0;
  981. }
  982. if (val & 0x4000) {
  983. s->txp->state = TX_IDLE;
  984. s->txp->fifo_used = 0;
  985. s->txp->cmd_a = 0xffffffff;
  986. }
  987. s->tx_cfg = val & 6;
  988. break;
  989. case CSR_HW_CFG:
  990. if (val & 1) {
  991. /* SRST */
  992. lan9118_reset(DEVICE(s));
  993. } else {
  994. s->hw_cfg = (val & 0x003f300) | (s->hw_cfg & 0x4);
  995. }
  996. break;
  997. case CSR_RX_DP_CTRL:
  998. if (val & 0x80000000) {
  999. /* Skip forward to next packet. */
  1000. s->rxp_pad = 0;
  1001. s->rxp_offset = 0;
  1002. if (s->rxp_size == 0) {
  1003. /* Pop a word to start the next packet. */
  1004. rx_fifo_pop(s);
  1005. s->rxp_pad = 0;
  1006. s->rxp_offset = 0;
  1007. }
  1008. s->rx_fifo_head += s->rxp_size;
  1009. if (s->rx_fifo_head >= s->rx_fifo_size) {
  1010. s->rx_fifo_head -= s->rx_fifo_size;
  1011. }
  1012. }
  1013. break;
  1014. case CSR_PMT_CTRL:
  1015. if (val & 0x400) {
  1016. phy_reset(s);
  1017. }
  1018. s->pmt_ctrl &= ~0x34e;
  1019. s->pmt_ctrl |= (val & 0x34e);
  1020. break;
  1021. case CSR_GPIO_CFG:
  1022. /* Probably just enabling LEDs. */
  1023. s->gpio_cfg = val & 0x7777071f;
  1024. break;
  1025. case CSR_GPT_CFG:
  1026. if ((s->gpt_cfg ^ val) & GPT_TIMER_EN) {
  1027. ptimer_transaction_begin(s->timer);
  1028. if (val & GPT_TIMER_EN) {
  1029. ptimer_set_count(s->timer, val & 0xffff);
  1030. ptimer_run(s->timer, 0);
  1031. } else {
  1032. ptimer_stop(s->timer);
  1033. ptimer_set_count(s->timer, 0xffff);
  1034. }
  1035. ptimer_transaction_commit(s->timer);
  1036. }
  1037. s->gpt_cfg = val & (GPT_TIMER_EN | 0xffff);
  1038. break;
  1039. case CSR_WORD_SWAP:
  1040. /* Ignored because we're in 32-bit mode. */
  1041. s->word_swap = val;
  1042. break;
  1043. case CSR_MAC_CSR_CMD:
  1044. s->mac_cmd = val & 0x4000000f;
  1045. if (val & 0x80000000) {
  1046. if (val & 0x40000000) {
  1047. s->mac_data = do_mac_read(s, val & 0xf);
  1048. DPRINTF("MAC read %d = 0x%08x\n", val & 0xf, s->mac_data);
  1049. } else {
  1050. DPRINTF("MAC write %d = 0x%08x\n", val & 0xf, s->mac_data);
  1051. do_mac_write(s, val & 0xf, s->mac_data);
  1052. }
  1053. }
  1054. break;
  1055. case CSR_MAC_CSR_DATA:
  1056. s->mac_data = val;
  1057. break;
  1058. case CSR_AFC_CFG:
  1059. s->afc_cfg = val & 0x00ffffff;
  1060. break;
  1061. case CSR_E2P_CMD:
  1062. lan9118_eeprom_cmd(s, (val >> 28) & 7, val & 0x7f);
  1063. break;
  1064. case CSR_E2P_DATA:
  1065. s->e2p_data = val & 0xff;
  1066. break;
  1067. default:
  1068. qemu_log_mask(LOG_GUEST_ERROR, "lan9118_write: Bad reg 0x%x = %x\n",
  1069. (int)offset, (int)val);
  1070. break;
  1071. }
  1072. lan9118_update(s);
  1073. }
  1074. static void lan9118_writew(void *opaque, hwaddr offset,
  1075. uint32_t val)
  1076. {
  1077. lan9118_state *s = (lan9118_state *)opaque;
  1078. offset &= 0xff;
  1079. if (s->write_word_prev_offset != (offset & ~0x3)) {
  1080. /* New offset, reset word counter */
  1081. s->write_word_n = 0;
  1082. s->write_word_prev_offset = offset & ~0x3;
  1083. }
  1084. if (offset & 0x2) {
  1085. s->write_word_h = val;
  1086. } else {
  1087. s->write_word_l = val;
  1088. }
  1089. //DPRINTF("Writew reg 0x%02x = 0x%08x\n", (int)offset, val);
  1090. s->write_word_n++;
  1091. if (s->write_word_n == 2) {
  1092. s->write_word_n = 0;
  1093. lan9118_writel(s, offset & ~3, s->write_word_l +
  1094. (s->write_word_h << 16), 4);
  1095. }
  1096. }
  1097. static void lan9118_16bit_mode_write(void *opaque, hwaddr offset,
  1098. uint64_t val, unsigned size)
  1099. {
  1100. switch (size) {
  1101. case 2:
  1102. lan9118_writew(opaque, offset, (uint32_t)val);
  1103. return;
  1104. case 4:
  1105. lan9118_writel(opaque, offset, val, size);
  1106. return;
  1107. }
  1108. hw_error("lan9118_write: Bad size 0x%x\n", size);
  1109. }
  1110. static uint64_t lan9118_readl(void *opaque, hwaddr offset,
  1111. unsigned size)
  1112. {
  1113. lan9118_state *s = (lan9118_state *)opaque;
  1114. //DPRINTF("Read reg 0x%02x\n", (int)offset);
  1115. if (offset < 0x20) {
  1116. /* RX FIFO */
  1117. return rx_fifo_pop(s);
  1118. }
  1119. switch (offset) {
  1120. case 0x40:
  1121. return rx_status_fifo_pop(s);
  1122. case 0x44:
  1123. return s->rx_status_fifo[s->tx_status_fifo_head];
  1124. case 0x48:
  1125. return tx_status_fifo_pop(s);
  1126. case 0x4c:
  1127. return s->tx_status_fifo[s->tx_status_fifo_head];
  1128. case CSR_ID_REV:
  1129. return 0x01180001;
  1130. case CSR_IRQ_CFG:
  1131. return s->irq_cfg;
  1132. case CSR_INT_STS:
  1133. return s->int_sts;
  1134. case CSR_INT_EN:
  1135. return s->int_en;
  1136. case CSR_BYTE_TEST:
  1137. return 0x87654321;
  1138. case CSR_FIFO_INT:
  1139. return s->fifo_int;
  1140. case CSR_RX_CFG:
  1141. return s->rx_cfg;
  1142. case CSR_TX_CFG:
  1143. return s->tx_cfg;
  1144. case CSR_HW_CFG:
  1145. return s->hw_cfg;
  1146. case CSR_RX_DP_CTRL:
  1147. return 0;
  1148. case CSR_RX_FIFO_INF:
  1149. return (s->rx_status_fifo_used << 16) | (s->rx_fifo_used << 2);
  1150. case CSR_TX_FIFO_INF:
  1151. return (s->tx_status_fifo_used << 16)
  1152. | (s->tx_fifo_size - s->txp->fifo_used);
  1153. case CSR_PMT_CTRL:
  1154. return s->pmt_ctrl;
  1155. case CSR_GPIO_CFG:
  1156. return s->gpio_cfg;
  1157. case CSR_GPT_CFG:
  1158. return s->gpt_cfg;
  1159. case CSR_GPT_CNT:
  1160. return ptimer_get_count(s->timer);
  1161. case CSR_WORD_SWAP:
  1162. return s->word_swap;
  1163. case CSR_FREE_RUN:
  1164. return (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) / 40) - s->free_timer_start;
  1165. case CSR_RX_DROP:
  1166. /* TODO: Implement dropped frames counter. */
  1167. return 0;
  1168. case CSR_MAC_CSR_CMD:
  1169. return s->mac_cmd;
  1170. case CSR_MAC_CSR_DATA:
  1171. return s->mac_data;
  1172. case CSR_AFC_CFG:
  1173. return s->afc_cfg;
  1174. case CSR_E2P_CMD:
  1175. return s->e2p_cmd;
  1176. case CSR_E2P_DATA:
  1177. return s->e2p_data;
  1178. }
  1179. qemu_log_mask(LOG_GUEST_ERROR, "lan9118_read: Bad reg 0x%x\n", (int)offset);
  1180. return 0;
  1181. }
  1182. static uint32_t lan9118_readw(void *opaque, hwaddr offset)
  1183. {
  1184. lan9118_state *s = (lan9118_state *)opaque;
  1185. uint32_t val;
  1186. if (s->read_word_prev_offset != (offset & ~0x3)) {
  1187. /* New offset, reset word counter */
  1188. s->read_word_n = 0;
  1189. s->read_word_prev_offset = offset & ~0x3;
  1190. }
  1191. s->read_word_n++;
  1192. if (s->read_word_n == 1) {
  1193. s->read_long = lan9118_readl(s, offset & ~3, 4);
  1194. } else {
  1195. s->read_word_n = 0;
  1196. }
  1197. if (offset & 2) {
  1198. val = s->read_long >> 16;
  1199. } else {
  1200. val = s->read_long & 0xFFFF;
  1201. }
  1202. //DPRINTF("Readw reg 0x%02x, val 0x%x\n", (int)offset, val);
  1203. return val;
  1204. }
  1205. static uint64_t lan9118_16bit_mode_read(void *opaque, hwaddr offset,
  1206. unsigned size)
  1207. {
  1208. switch (size) {
  1209. case 2:
  1210. return lan9118_readw(opaque, offset);
  1211. case 4:
  1212. return lan9118_readl(opaque, offset, size);
  1213. }
  1214. hw_error("lan9118_read: Bad size 0x%x\n", size);
  1215. return 0;
  1216. }
  1217. static const MemoryRegionOps lan9118_mem_ops = {
  1218. .read = lan9118_readl,
  1219. .write = lan9118_writel,
  1220. .endianness = DEVICE_NATIVE_ENDIAN,
  1221. };
  1222. static const MemoryRegionOps lan9118_16bit_mem_ops = {
  1223. .read = lan9118_16bit_mode_read,
  1224. .write = lan9118_16bit_mode_write,
  1225. .endianness = DEVICE_NATIVE_ENDIAN,
  1226. };
  1227. static NetClientInfo net_lan9118_info = {
  1228. .type = NET_CLIENT_DRIVER_NIC,
  1229. .size = sizeof(NICState),
  1230. .receive = lan9118_receive,
  1231. .link_status_changed = lan9118_set_link,
  1232. };
  1233. static void lan9118_realize(DeviceState *dev, Error **errp)
  1234. {
  1235. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  1236. lan9118_state *s = LAN9118(dev);
  1237. int i;
  1238. const MemoryRegionOps *mem_ops =
  1239. s->mode_16bit ? &lan9118_16bit_mem_ops : &lan9118_mem_ops;
  1240. memory_region_init_io(&s->mmio, OBJECT(dev), mem_ops, s,
  1241. "lan9118-mmio", 0x100);
  1242. sysbus_init_mmio(sbd, &s->mmio);
  1243. sysbus_init_irq(sbd, &s->irq);
  1244. qemu_macaddr_default_if_unset(&s->conf.macaddr);
  1245. s->nic = qemu_new_nic(&net_lan9118_info, &s->conf,
  1246. object_get_typename(OBJECT(dev)), dev->id, s);
  1247. qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
  1248. s->eeprom[0] = 0xa5;
  1249. for (i = 0; i < 6; i++) {
  1250. s->eeprom[i + 1] = s->conf.macaddr.a[i];
  1251. }
  1252. s->pmt_ctrl = 1;
  1253. s->txp = &s->tx_packet;
  1254. s->timer = ptimer_init(lan9118_tick, s, PTIMER_POLICY_DEFAULT);
  1255. ptimer_transaction_begin(s->timer);
  1256. ptimer_set_freq(s->timer, 10000);
  1257. ptimer_set_limit(s->timer, 0xffff, 1);
  1258. ptimer_transaction_commit(s->timer);
  1259. }
  1260. static Property lan9118_properties[] = {
  1261. DEFINE_NIC_PROPERTIES(lan9118_state, conf),
  1262. DEFINE_PROP_UINT32("mode_16bit", lan9118_state, mode_16bit, 0),
  1263. DEFINE_PROP_END_OF_LIST(),
  1264. };
  1265. static void lan9118_class_init(ObjectClass *klass, void *data)
  1266. {
  1267. DeviceClass *dc = DEVICE_CLASS(klass);
  1268. dc->reset = lan9118_reset;
  1269. dc->props = lan9118_properties;
  1270. dc->vmsd = &vmstate_lan9118;
  1271. dc->realize = lan9118_realize;
  1272. }
  1273. static const TypeInfo lan9118_info = {
  1274. .name = TYPE_LAN9118,
  1275. .parent = TYPE_SYS_BUS_DEVICE,
  1276. .instance_size = sizeof(lan9118_state),
  1277. .class_init = lan9118_class_init,
  1278. };
  1279. static void lan9118_register_types(void)
  1280. {
  1281. type_register_static(&lan9118_info);
  1282. }
  1283. /* Legacy helper function. Should go away when machine config files are
  1284. implemented. */
  1285. void lan9118_init(NICInfo *nd, uint32_t base, qemu_irq irq)
  1286. {
  1287. DeviceState *dev;
  1288. SysBusDevice *s;
  1289. qemu_check_nic_model(nd, "lan9118");
  1290. dev = qdev_create(NULL, TYPE_LAN9118);
  1291. qdev_set_nic_properties(dev, nd);
  1292. qdev_init_nofail(dev);
  1293. s = SYS_BUS_DEVICE(dev);
  1294. sysbus_mmio_map(s, 0, base);
  1295. sysbus_connect_irq(s, 0, irq);
  1296. }
  1297. type_init(lan9118_register_types)