dp8393x.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983
  1. /*
  2. * QEMU NS SONIC DP8393x netcard
  3. *
  4. * Copyright (c) 2008-2009 Herve Poussineau
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include "qemu/osdep.h"
  20. #include "hw/irq.h"
  21. #include "hw/qdev-properties.h"
  22. #include "hw/sysbus.h"
  23. #include "migration/vmstate.h"
  24. #include "net/net.h"
  25. #include "qapi/error.h"
  26. #include "qemu/module.h"
  27. #include "qemu/timer.h"
  28. #include <zlib.h>
  29. //#define DEBUG_SONIC
  30. #define SONIC_PROM_SIZE 0x1000
  31. #ifdef DEBUG_SONIC
  32. #define DPRINTF(fmt, ...) \
  33. do { printf("sonic: " fmt , ## __VA_ARGS__); } while (0)
  34. static const char* reg_names[] = {
  35. "CR", "DCR", "RCR", "TCR", "IMR", "ISR", "UTDA", "CTDA",
  36. "TPS", "TFC", "TSA0", "TSA1", "TFS", "URDA", "CRDA", "CRBA0",
  37. "CRBA1", "RBWC0", "RBWC1", "EOBC", "URRA", "RSA", "REA", "RRP",
  38. "RWP", "TRBA0", "TRBA1", "0x1b", "0x1c", "0x1d", "0x1e", "LLFA",
  39. "TTDA", "CEP", "CAP2", "CAP1", "CAP0", "CE", "CDP", "CDC",
  40. "SR", "WT0", "WT1", "RSC", "CRCT", "FAET", "MPT", "MDT",
  41. "0x30", "0x31", "0x32", "0x33", "0x34", "0x35", "0x36", "0x37",
  42. "0x38", "0x39", "0x3a", "0x3b", "0x3c", "0x3d", "0x3e", "DCR2" };
  43. #else
  44. #define DPRINTF(fmt, ...) do {} while (0)
  45. #endif
  46. #define SONIC_ERROR(fmt, ...) \
  47. do { printf("sonic ERROR: %s: " fmt, __func__ , ## __VA_ARGS__); } while (0)
  48. #define SONIC_CR 0x00
  49. #define SONIC_DCR 0x01
  50. #define SONIC_RCR 0x02
  51. #define SONIC_TCR 0x03
  52. #define SONIC_IMR 0x04
  53. #define SONIC_ISR 0x05
  54. #define SONIC_UTDA 0x06
  55. #define SONIC_CTDA 0x07
  56. #define SONIC_TPS 0x08
  57. #define SONIC_TFC 0x09
  58. #define SONIC_TSA0 0x0a
  59. #define SONIC_TSA1 0x0b
  60. #define SONIC_TFS 0x0c
  61. #define SONIC_URDA 0x0d
  62. #define SONIC_CRDA 0x0e
  63. #define SONIC_CRBA0 0x0f
  64. #define SONIC_CRBA1 0x10
  65. #define SONIC_RBWC0 0x11
  66. #define SONIC_RBWC1 0x12
  67. #define SONIC_EOBC 0x13
  68. #define SONIC_URRA 0x14
  69. #define SONIC_RSA 0x15
  70. #define SONIC_REA 0x16
  71. #define SONIC_RRP 0x17
  72. #define SONIC_RWP 0x18
  73. #define SONIC_TRBA0 0x19
  74. #define SONIC_TRBA1 0x1a
  75. #define SONIC_LLFA 0x1f
  76. #define SONIC_TTDA 0x20
  77. #define SONIC_CEP 0x21
  78. #define SONIC_CAP2 0x22
  79. #define SONIC_CAP1 0x23
  80. #define SONIC_CAP0 0x24
  81. #define SONIC_CE 0x25
  82. #define SONIC_CDP 0x26
  83. #define SONIC_CDC 0x27
  84. #define SONIC_SR 0x28
  85. #define SONIC_WT0 0x29
  86. #define SONIC_WT1 0x2a
  87. #define SONIC_RSC 0x2b
  88. #define SONIC_CRCT 0x2c
  89. #define SONIC_FAET 0x2d
  90. #define SONIC_MPT 0x2e
  91. #define SONIC_MDT 0x2f
  92. #define SONIC_DCR2 0x3f
  93. #define SONIC_CR_HTX 0x0001
  94. #define SONIC_CR_TXP 0x0002
  95. #define SONIC_CR_RXDIS 0x0004
  96. #define SONIC_CR_RXEN 0x0008
  97. #define SONIC_CR_STP 0x0010
  98. #define SONIC_CR_ST 0x0020
  99. #define SONIC_CR_RST 0x0080
  100. #define SONIC_CR_RRRA 0x0100
  101. #define SONIC_CR_LCAM 0x0200
  102. #define SONIC_CR_MASK 0x03bf
  103. #define SONIC_DCR_DW 0x0020
  104. #define SONIC_DCR_LBR 0x2000
  105. #define SONIC_DCR_EXBUS 0x8000
  106. #define SONIC_RCR_PRX 0x0001
  107. #define SONIC_RCR_LBK 0x0002
  108. #define SONIC_RCR_FAER 0x0004
  109. #define SONIC_RCR_CRCR 0x0008
  110. #define SONIC_RCR_CRS 0x0020
  111. #define SONIC_RCR_LPKT 0x0040
  112. #define SONIC_RCR_BC 0x0080
  113. #define SONIC_RCR_MC 0x0100
  114. #define SONIC_RCR_LB0 0x0200
  115. #define SONIC_RCR_LB1 0x0400
  116. #define SONIC_RCR_AMC 0x0800
  117. #define SONIC_RCR_PRO 0x1000
  118. #define SONIC_RCR_BRD 0x2000
  119. #define SONIC_RCR_RNT 0x4000
  120. #define SONIC_TCR_PTX 0x0001
  121. #define SONIC_TCR_BCM 0x0002
  122. #define SONIC_TCR_FU 0x0004
  123. #define SONIC_TCR_EXC 0x0040
  124. #define SONIC_TCR_CRSL 0x0080
  125. #define SONIC_TCR_NCRS 0x0100
  126. #define SONIC_TCR_EXD 0x0400
  127. #define SONIC_TCR_CRCI 0x2000
  128. #define SONIC_TCR_PINT 0x8000
  129. #define SONIC_ISR_RBE 0x0020
  130. #define SONIC_ISR_RDE 0x0040
  131. #define SONIC_ISR_TC 0x0080
  132. #define SONIC_ISR_TXDN 0x0200
  133. #define SONIC_ISR_PKTRX 0x0400
  134. #define SONIC_ISR_PINT 0x0800
  135. #define SONIC_ISR_LCD 0x1000
  136. #define TYPE_DP8393X "dp8393x"
  137. #define DP8393X(obj) OBJECT_CHECK(dp8393xState, (obj), TYPE_DP8393X)
  138. typedef struct dp8393xState {
  139. SysBusDevice parent_obj;
  140. /* Hardware */
  141. uint8_t it_shift;
  142. bool big_endian;
  143. qemu_irq irq;
  144. #ifdef DEBUG_SONIC
  145. int irq_level;
  146. #endif
  147. QEMUTimer *watchdog;
  148. int64_t wt_last_update;
  149. NICConf conf;
  150. NICState *nic;
  151. MemoryRegion mmio;
  152. MemoryRegion prom;
  153. /* Registers */
  154. uint8_t cam[16][6];
  155. uint16_t regs[0x40];
  156. /* Temporaries */
  157. uint8_t tx_buffer[0x10000];
  158. uint16_t data[12];
  159. int loopback_packet;
  160. /* Memory access */
  161. void *dma_mr;
  162. AddressSpace as;
  163. } dp8393xState;
  164. /* Accessor functions for values which are formed by
  165. * concatenating two 16 bit device registers. By putting these
  166. * in their own functions with a uint32_t return type we avoid the
  167. * pitfall of implicit sign extension where ((x << 16) | y) is a
  168. * signed 32 bit integer that might get sign-extended to a 64 bit integer.
  169. */
  170. static uint32_t dp8393x_cdp(dp8393xState *s)
  171. {
  172. return (s->regs[SONIC_URRA] << 16) | s->regs[SONIC_CDP];
  173. }
  174. static uint32_t dp8393x_crba(dp8393xState *s)
  175. {
  176. return (s->regs[SONIC_CRBA1] << 16) | s->regs[SONIC_CRBA0];
  177. }
  178. static uint32_t dp8393x_crda(dp8393xState *s)
  179. {
  180. return (s->regs[SONIC_URDA] << 16) | s->regs[SONIC_CRDA];
  181. }
  182. static uint32_t dp8393x_rbwc(dp8393xState *s)
  183. {
  184. return (s->regs[SONIC_RBWC1] << 16) | s->regs[SONIC_RBWC0];
  185. }
  186. static uint32_t dp8393x_rrp(dp8393xState *s)
  187. {
  188. return (s->regs[SONIC_URRA] << 16) | s->regs[SONIC_RRP];
  189. }
  190. static uint32_t dp8393x_tsa(dp8393xState *s)
  191. {
  192. return (s->regs[SONIC_TSA1] << 16) | s->regs[SONIC_TSA0];
  193. }
  194. static uint32_t dp8393x_ttda(dp8393xState *s)
  195. {
  196. return (s->regs[SONIC_UTDA] << 16) | s->regs[SONIC_TTDA];
  197. }
  198. static uint32_t dp8393x_wt(dp8393xState *s)
  199. {
  200. return s->regs[SONIC_WT1] << 16 | s->regs[SONIC_WT0];
  201. }
  202. static uint16_t dp8393x_get(dp8393xState *s, int width, int offset)
  203. {
  204. uint16_t val;
  205. if (s->big_endian) {
  206. val = be16_to_cpu(s->data[offset * width + width - 1]);
  207. } else {
  208. val = le16_to_cpu(s->data[offset * width]);
  209. }
  210. return val;
  211. }
  212. static void dp8393x_put(dp8393xState *s, int width, int offset,
  213. uint16_t val)
  214. {
  215. if (s->big_endian) {
  216. s->data[offset * width + width - 1] = cpu_to_be16(val);
  217. } else {
  218. s->data[offset * width] = cpu_to_le16(val);
  219. }
  220. }
  221. static void dp8393x_update_irq(dp8393xState *s)
  222. {
  223. int level = (s->regs[SONIC_IMR] & s->regs[SONIC_ISR]) ? 1 : 0;
  224. #ifdef DEBUG_SONIC
  225. if (level != s->irq_level) {
  226. s->irq_level = level;
  227. if (level) {
  228. DPRINTF("raise irq, isr is 0x%04x\n", s->regs[SONIC_ISR]);
  229. } else {
  230. DPRINTF("lower irq\n");
  231. }
  232. }
  233. #endif
  234. qemu_set_irq(s->irq, level);
  235. }
  236. static void dp8393x_do_load_cam(dp8393xState *s)
  237. {
  238. int width, size;
  239. uint16_t index = 0;
  240. width = (s->regs[SONIC_DCR] & SONIC_DCR_DW) ? 2 : 1;
  241. size = sizeof(uint16_t) * 4 * width;
  242. while (s->regs[SONIC_CDC] & 0x1f) {
  243. /* Fill current entry */
  244. address_space_rw(&s->as, dp8393x_cdp(s),
  245. MEMTXATTRS_UNSPECIFIED, (uint8_t *)s->data, size, 0);
  246. s->cam[index][0] = dp8393x_get(s, width, 1) & 0xff;
  247. s->cam[index][1] = dp8393x_get(s, width, 1) >> 8;
  248. s->cam[index][2] = dp8393x_get(s, width, 2) & 0xff;
  249. s->cam[index][3] = dp8393x_get(s, width, 2) >> 8;
  250. s->cam[index][4] = dp8393x_get(s, width, 3) & 0xff;
  251. s->cam[index][5] = dp8393x_get(s, width, 3) >> 8;
  252. DPRINTF("load cam[%d] with %02x%02x%02x%02x%02x%02x\n", index,
  253. s->cam[index][0], s->cam[index][1], s->cam[index][2],
  254. s->cam[index][3], s->cam[index][4], s->cam[index][5]);
  255. /* Move to next entry */
  256. s->regs[SONIC_CDC]--;
  257. s->regs[SONIC_CDP] += size;
  258. index++;
  259. }
  260. /* Read CAM enable */
  261. address_space_rw(&s->as, dp8393x_cdp(s),
  262. MEMTXATTRS_UNSPECIFIED, (uint8_t *)s->data, size, 0);
  263. s->regs[SONIC_CE] = dp8393x_get(s, width, 0);
  264. DPRINTF("load cam done. cam enable mask 0x%04x\n", s->regs[SONIC_CE]);
  265. /* Done */
  266. s->regs[SONIC_CR] &= ~SONIC_CR_LCAM;
  267. s->regs[SONIC_ISR] |= SONIC_ISR_LCD;
  268. dp8393x_update_irq(s);
  269. }
  270. static void dp8393x_do_read_rra(dp8393xState *s)
  271. {
  272. int width, size;
  273. /* Read memory */
  274. width = (s->regs[SONIC_DCR] & SONIC_DCR_DW) ? 2 : 1;
  275. size = sizeof(uint16_t) * 4 * width;
  276. address_space_rw(&s->as, dp8393x_rrp(s),
  277. MEMTXATTRS_UNSPECIFIED, (uint8_t *)s->data, size, 0);
  278. /* Update SONIC registers */
  279. s->regs[SONIC_CRBA0] = dp8393x_get(s, width, 0);
  280. s->regs[SONIC_CRBA1] = dp8393x_get(s, width, 1);
  281. s->regs[SONIC_RBWC0] = dp8393x_get(s, width, 2);
  282. s->regs[SONIC_RBWC1] = dp8393x_get(s, width, 3);
  283. DPRINTF("CRBA0/1: 0x%04x/0x%04x, RBWC0/1: 0x%04x/0x%04x\n",
  284. s->regs[SONIC_CRBA0], s->regs[SONIC_CRBA1],
  285. s->regs[SONIC_RBWC0], s->regs[SONIC_RBWC1]);
  286. /* Go to next entry */
  287. s->regs[SONIC_RRP] += size;
  288. /* Handle wrap */
  289. if (s->regs[SONIC_RRP] == s->regs[SONIC_REA]) {
  290. s->regs[SONIC_RRP] = s->regs[SONIC_RSA];
  291. }
  292. /* Check resource exhaustion */
  293. if (s->regs[SONIC_RRP] == s->regs[SONIC_RWP])
  294. {
  295. s->regs[SONIC_ISR] |= SONIC_ISR_RBE;
  296. dp8393x_update_irq(s);
  297. }
  298. /* Done */
  299. s->regs[SONIC_CR] &= ~SONIC_CR_RRRA;
  300. }
  301. static void dp8393x_do_software_reset(dp8393xState *s)
  302. {
  303. timer_del(s->watchdog);
  304. s->regs[SONIC_CR] &= ~(SONIC_CR_LCAM | SONIC_CR_RRRA | SONIC_CR_TXP | SONIC_CR_HTX);
  305. s->regs[SONIC_CR] |= SONIC_CR_RST | SONIC_CR_RXDIS;
  306. }
  307. static void dp8393x_set_next_tick(dp8393xState *s)
  308. {
  309. uint32_t ticks;
  310. int64_t delay;
  311. if (s->regs[SONIC_CR] & SONIC_CR_STP) {
  312. timer_del(s->watchdog);
  313. return;
  314. }
  315. ticks = dp8393x_wt(s);
  316. s->wt_last_update = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
  317. delay = NANOSECONDS_PER_SECOND * ticks / 5000000;
  318. timer_mod(s->watchdog, s->wt_last_update + delay);
  319. }
  320. static void dp8393x_update_wt_regs(dp8393xState *s)
  321. {
  322. int64_t elapsed;
  323. uint32_t val;
  324. if (s->regs[SONIC_CR] & SONIC_CR_STP) {
  325. timer_del(s->watchdog);
  326. return;
  327. }
  328. elapsed = s->wt_last_update - qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
  329. val = dp8393x_wt(s);
  330. val -= elapsed / 5000000;
  331. s->regs[SONIC_WT1] = (val >> 16) & 0xffff;
  332. s->regs[SONIC_WT0] = (val >> 0) & 0xffff;
  333. dp8393x_set_next_tick(s);
  334. }
  335. static void dp8393x_do_start_timer(dp8393xState *s)
  336. {
  337. s->regs[SONIC_CR] &= ~SONIC_CR_STP;
  338. dp8393x_set_next_tick(s);
  339. }
  340. static void dp8393x_do_stop_timer(dp8393xState *s)
  341. {
  342. s->regs[SONIC_CR] &= ~SONIC_CR_ST;
  343. dp8393x_update_wt_regs(s);
  344. }
  345. static int dp8393x_can_receive(NetClientState *nc);
  346. static void dp8393x_do_receiver_enable(dp8393xState *s)
  347. {
  348. s->regs[SONIC_CR] &= ~SONIC_CR_RXDIS;
  349. if (dp8393x_can_receive(s->nic->ncs)) {
  350. qemu_flush_queued_packets(qemu_get_queue(s->nic));
  351. }
  352. }
  353. static void dp8393x_do_receiver_disable(dp8393xState *s)
  354. {
  355. s->regs[SONIC_CR] &= ~SONIC_CR_RXEN;
  356. }
  357. static void dp8393x_do_transmit_packets(dp8393xState *s)
  358. {
  359. NetClientState *nc = qemu_get_queue(s->nic);
  360. int width, size;
  361. int tx_len, len;
  362. uint16_t i;
  363. width = (s->regs[SONIC_DCR] & SONIC_DCR_DW) ? 2 : 1;
  364. while (1) {
  365. /* Read memory */
  366. size = sizeof(uint16_t) * 6 * width;
  367. s->regs[SONIC_TTDA] = s->regs[SONIC_CTDA];
  368. DPRINTF("Transmit packet at %08x\n", dp8393x_ttda(s));
  369. address_space_rw(&s->as, dp8393x_ttda(s) + sizeof(uint16_t) * width,
  370. MEMTXATTRS_UNSPECIFIED, (uint8_t *)s->data, size, 0);
  371. tx_len = 0;
  372. /* Update registers */
  373. s->regs[SONIC_TCR] = dp8393x_get(s, width, 0) & 0xf000;
  374. s->regs[SONIC_TPS] = dp8393x_get(s, width, 1);
  375. s->regs[SONIC_TFC] = dp8393x_get(s, width, 2);
  376. s->regs[SONIC_TSA0] = dp8393x_get(s, width, 3);
  377. s->regs[SONIC_TSA1] = dp8393x_get(s, width, 4);
  378. s->regs[SONIC_TFS] = dp8393x_get(s, width, 5);
  379. /* Handle programmable interrupt */
  380. if (s->regs[SONIC_TCR] & SONIC_TCR_PINT) {
  381. s->regs[SONIC_ISR] |= SONIC_ISR_PINT;
  382. } else {
  383. s->regs[SONIC_ISR] &= ~SONIC_ISR_PINT;
  384. }
  385. for (i = 0; i < s->regs[SONIC_TFC]; ) {
  386. /* Append fragment */
  387. len = s->regs[SONIC_TFS];
  388. if (tx_len + len > sizeof(s->tx_buffer)) {
  389. len = sizeof(s->tx_buffer) - tx_len;
  390. }
  391. address_space_rw(&s->as, dp8393x_tsa(s),
  392. MEMTXATTRS_UNSPECIFIED, &s->tx_buffer[tx_len], len, 0);
  393. tx_len += len;
  394. i++;
  395. if (i != s->regs[SONIC_TFC]) {
  396. /* Read next fragment details */
  397. size = sizeof(uint16_t) * 3 * width;
  398. address_space_rw(&s->as,
  399. dp8393x_ttda(s) + sizeof(uint16_t) * (4 + 3 * i) * width,
  400. MEMTXATTRS_UNSPECIFIED, (uint8_t *)s->data, size, 0);
  401. s->regs[SONIC_TSA0] = dp8393x_get(s, width, 0);
  402. s->regs[SONIC_TSA1] = dp8393x_get(s, width, 1);
  403. s->regs[SONIC_TFS] = dp8393x_get(s, width, 2);
  404. }
  405. }
  406. /* Handle Ethernet checksum */
  407. if (!(s->regs[SONIC_TCR] & SONIC_TCR_CRCI)) {
  408. /* Don't append FCS there, to look like slirp packets
  409. * which don't have one */
  410. } else {
  411. /* Remove existing FCS */
  412. tx_len -= 4;
  413. }
  414. if (s->regs[SONIC_RCR] & (SONIC_RCR_LB1 | SONIC_RCR_LB0)) {
  415. /* Loopback */
  416. s->regs[SONIC_TCR] |= SONIC_TCR_CRSL;
  417. if (nc->info->can_receive(nc)) {
  418. s->loopback_packet = 1;
  419. nc->info->receive(nc, s->tx_buffer, tx_len);
  420. }
  421. } else {
  422. /* Transmit packet */
  423. qemu_send_packet(nc, s->tx_buffer, tx_len);
  424. }
  425. s->regs[SONIC_TCR] |= SONIC_TCR_PTX;
  426. /* Write status */
  427. dp8393x_put(s, width, 0,
  428. s->regs[SONIC_TCR] & 0x0fff); /* status */
  429. size = sizeof(uint16_t) * width;
  430. address_space_rw(&s->as,
  431. dp8393x_ttda(s),
  432. MEMTXATTRS_UNSPECIFIED, (uint8_t *)s->data, size, 1);
  433. if (!(s->regs[SONIC_CR] & SONIC_CR_HTX)) {
  434. /* Read footer of packet */
  435. size = sizeof(uint16_t) * width;
  436. address_space_rw(&s->as,
  437. dp8393x_ttda(s) +
  438. sizeof(uint16_t) *
  439. (4 + 3 * s->regs[SONIC_TFC]) * width,
  440. MEMTXATTRS_UNSPECIFIED, (uint8_t *)s->data, size, 0);
  441. s->regs[SONIC_CTDA] = dp8393x_get(s, width, 0) & ~0x1;
  442. if (dp8393x_get(s, width, 0) & 0x1) {
  443. /* EOL detected */
  444. break;
  445. }
  446. }
  447. }
  448. /* Done */
  449. s->regs[SONIC_CR] &= ~SONIC_CR_TXP;
  450. s->regs[SONIC_ISR] |= SONIC_ISR_TXDN;
  451. dp8393x_update_irq(s);
  452. }
  453. static void dp8393x_do_halt_transmission(dp8393xState *s)
  454. {
  455. /* Nothing to do */
  456. }
  457. static void dp8393x_do_command(dp8393xState *s, uint16_t command)
  458. {
  459. if ((s->regs[SONIC_CR] & SONIC_CR_RST) && !(command & SONIC_CR_RST)) {
  460. s->regs[SONIC_CR] &= ~SONIC_CR_RST;
  461. return;
  462. }
  463. s->regs[SONIC_CR] |= (command & SONIC_CR_MASK);
  464. if (command & SONIC_CR_HTX)
  465. dp8393x_do_halt_transmission(s);
  466. if (command & SONIC_CR_TXP)
  467. dp8393x_do_transmit_packets(s);
  468. if (command & SONIC_CR_RXDIS)
  469. dp8393x_do_receiver_disable(s);
  470. if (command & SONIC_CR_RXEN)
  471. dp8393x_do_receiver_enable(s);
  472. if (command & SONIC_CR_STP)
  473. dp8393x_do_stop_timer(s);
  474. if (command & SONIC_CR_ST)
  475. dp8393x_do_start_timer(s);
  476. if (command & SONIC_CR_RST)
  477. dp8393x_do_software_reset(s);
  478. if (command & SONIC_CR_RRRA)
  479. dp8393x_do_read_rra(s);
  480. if (command & SONIC_CR_LCAM)
  481. dp8393x_do_load_cam(s);
  482. }
  483. static uint64_t dp8393x_read(void *opaque, hwaddr addr, unsigned int size)
  484. {
  485. dp8393xState *s = opaque;
  486. int reg = addr >> s->it_shift;
  487. uint16_t val = 0;
  488. switch (reg) {
  489. /* Update data before reading it */
  490. case SONIC_WT0:
  491. case SONIC_WT1:
  492. dp8393x_update_wt_regs(s);
  493. val = s->regs[reg];
  494. break;
  495. /* Accept read to some registers only when in reset mode */
  496. case SONIC_CAP2:
  497. case SONIC_CAP1:
  498. case SONIC_CAP0:
  499. if (s->regs[SONIC_CR] & SONIC_CR_RST) {
  500. val = s->cam[s->regs[SONIC_CEP] & 0xf][2* (SONIC_CAP0 - reg) + 1] << 8;
  501. val |= s->cam[s->regs[SONIC_CEP] & 0xf][2* (SONIC_CAP0 - reg)];
  502. }
  503. break;
  504. /* All other registers have no special contrainst */
  505. default:
  506. val = s->regs[reg];
  507. }
  508. DPRINTF("read 0x%04x from reg %s\n", val, reg_names[reg]);
  509. return val;
  510. }
  511. static void dp8393x_write(void *opaque, hwaddr addr, uint64_t data,
  512. unsigned int size)
  513. {
  514. dp8393xState *s = opaque;
  515. int reg = addr >> s->it_shift;
  516. DPRINTF("write 0x%04x to reg %s\n", (uint16_t)data, reg_names[reg]);
  517. switch (reg) {
  518. /* Command register */
  519. case SONIC_CR:
  520. dp8393x_do_command(s, data);
  521. break;
  522. /* Prevent write to read-only registers */
  523. case SONIC_CAP2:
  524. case SONIC_CAP1:
  525. case SONIC_CAP0:
  526. case SONIC_SR:
  527. case SONIC_MDT:
  528. DPRINTF("writing to reg %d invalid\n", reg);
  529. break;
  530. /* Accept write to some registers only when in reset mode */
  531. case SONIC_DCR:
  532. if (s->regs[SONIC_CR] & SONIC_CR_RST) {
  533. s->regs[reg] = data & 0xbfff;
  534. } else {
  535. DPRINTF("writing to DCR invalid\n");
  536. }
  537. break;
  538. case SONIC_DCR2:
  539. if (s->regs[SONIC_CR] & SONIC_CR_RST) {
  540. s->regs[reg] = data & 0xf017;
  541. } else {
  542. DPRINTF("writing to DCR2 invalid\n");
  543. }
  544. break;
  545. /* 12 lower bytes are Read Only */
  546. case SONIC_TCR:
  547. s->regs[reg] = data & 0xf000;
  548. break;
  549. /* 9 lower bytes are Read Only */
  550. case SONIC_RCR:
  551. s->regs[reg] = data & 0xffe0;
  552. break;
  553. /* Ignore most significant bit */
  554. case SONIC_IMR:
  555. s->regs[reg] = data & 0x7fff;
  556. dp8393x_update_irq(s);
  557. break;
  558. /* Clear bits by writing 1 to them */
  559. case SONIC_ISR:
  560. data &= s->regs[reg];
  561. s->regs[reg] &= ~data;
  562. if (data & SONIC_ISR_RBE) {
  563. dp8393x_do_read_rra(s);
  564. }
  565. dp8393x_update_irq(s);
  566. if (dp8393x_can_receive(s->nic->ncs)) {
  567. qemu_flush_queued_packets(qemu_get_queue(s->nic));
  568. }
  569. break;
  570. /* Ignore least significant bit */
  571. case SONIC_RSA:
  572. case SONIC_REA:
  573. case SONIC_RRP:
  574. case SONIC_RWP:
  575. s->regs[reg] = data & 0xfffe;
  576. break;
  577. /* Invert written value for some registers */
  578. case SONIC_CRCT:
  579. case SONIC_FAET:
  580. case SONIC_MPT:
  581. s->regs[reg] = data ^ 0xffff;
  582. break;
  583. /* All other registers have no special contrainst */
  584. default:
  585. s->regs[reg] = data;
  586. }
  587. if (reg == SONIC_WT0 || reg == SONIC_WT1) {
  588. dp8393x_set_next_tick(s);
  589. }
  590. }
  591. static const MemoryRegionOps dp8393x_ops = {
  592. .read = dp8393x_read,
  593. .write = dp8393x_write,
  594. .impl.min_access_size = 2,
  595. .impl.max_access_size = 2,
  596. .endianness = DEVICE_NATIVE_ENDIAN,
  597. };
  598. static void dp8393x_watchdog(void *opaque)
  599. {
  600. dp8393xState *s = opaque;
  601. if (s->regs[SONIC_CR] & SONIC_CR_STP) {
  602. return;
  603. }
  604. s->regs[SONIC_WT1] = 0xffff;
  605. s->regs[SONIC_WT0] = 0xffff;
  606. dp8393x_set_next_tick(s);
  607. /* Signal underflow */
  608. s->regs[SONIC_ISR] |= SONIC_ISR_TC;
  609. dp8393x_update_irq(s);
  610. }
  611. static int dp8393x_can_receive(NetClientState *nc)
  612. {
  613. dp8393xState *s = qemu_get_nic_opaque(nc);
  614. if (!(s->regs[SONIC_CR] & SONIC_CR_RXEN))
  615. return 0;
  616. if (s->regs[SONIC_ISR] & SONIC_ISR_RBE)
  617. return 0;
  618. return 1;
  619. }
  620. static int dp8393x_receive_filter(dp8393xState *s, const uint8_t * buf,
  621. int size)
  622. {
  623. static const uint8_t bcast[] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
  624. int i;
  625. /* Check promiscuous mode */
  626. if ((s->regs[SONIC_RCR] & SONIC_RCR_PRO) && (buf[0] & 1) == 0) {
  627. return 0;
  628. }
  629. /* Check multicast packets */
  630. if ((s->regs[SONIC_RCR] & SONIC_RCR_AMC) && (buf[0] & 1) == 1) {
  631. return SONIC_RCR_MC;
  632. }
  633. /* Check broadcast */
  634. if ((s->regs[SONIC_RCR] & SONIC_RCR_BRD) && !memcmp(buf, bcast, sizeof(bcast))) {
  635. return SONIC_RCR_BC;
  636. }
  637. /* Check CAM */
  638. for (i = 0; i < 16; i++) {
  639. if (s->regs[SONIC_CE] & (1 << i)) {
  640. /* Entry enabled */
  641. if (!memcmp(buf, s->cam[i], sizeof(s->cam[i]))) {
  642. return 0;
  643. }
  644. }
  645. }
  646. return -1;
  647. }
  648. static ssize_t dp8393x_receive(NetClientState *nc, const uint8_t * buf,
  649. size_t size)
  650. {
  651. dp8393xState *s = qemu_get_nic_opaque(nc);
  652. int packet_type;
  653. uint32_t available, address;
  654. int width, rx_len = size;
  655. uint32_t checksum;
  656. width = (s->regs[SONIC_DCR] & SONIC_DCR_DW) ? 2 : 1;
  657. s->regs[SONIC_RCR] &= ~(SONIC_RCR_PRX | SONIC_RCR_LBK | SONIC_RCR_FAER |
  658. SONIC_RCR_CRCR | SONIC_RCR_LPKT | SONIC_RCR_BC | SONIC_RCR_MC);
  659. packet_type = dp8393x_receive_filter(s, buf, size);
  660. if (packet_type < 0) {
  661. DPRINTF("packet not for netcard\n");
  662. return -1;
  663. }
  664. /* XXX: Check byte ordering */
  665. /* Check for EOL */
  666. if (s->regs[SONIC_LLFA] & 0x1) {
  667. /* Are we still in resource exhaustion? */
  668. size = sizeof(uint16_t) * 1 * width;
  669. address = dp8393x_crda(s) + sizeof(uint16_t) * 5 * width;
  670. address_space_rw(&s->as, address, MEMTXATTRS_UNSPECIFIED,
  671. (uint8_t *)s->data, size, 0);
  672. if (dp8393x_get(s, width, 0) & 0x1) {
  673. /* Still EOL ; stop reception */
  674. return -1;
  675. } else {
  676. s->regs[SONIC_CRDA] = s->regs[SONIC_LLFA];
  677. }
  678. }
  679. /* Save current position */
  680. s->regs[SONIC_TRBA1] = s->regs[SONIC_CRBA1];
  681. s->regs[SONIC_TRBA0] = s->regs[SONIC_CRBA0];
  682. /* Calculate the ethernet checksum */
  683. checksum = cpu_to_le32(crc32(0, buf, rx_len));
  684. /* Put packet into RBA */
  685. DPRINTF("Receive packet at %08x\n", dp8393x_crba(s));
  686. address = dp8393x_crba(s);
  687. address_space_rw(&s->as, address,
  688. MEMTXATTRS_UNSPECIFIED, (uint8_t *)buf, rx_len, 1);
  689. address += rx_len;
  690. address_space_rw(&s->as, address,
  691. MEMTXATTRS_UNSPECIFIED, (uint8_t *)&checksum, 4, 1);
  692. rx_len += 4;
  693. s->regs[SONIC_CRBA1] = address >> 16;
  694. s->regs[SONIC_CRBA0] = address & 0xffff;
  695. available = dp8393x_rbwc(s);
  696. available -= rx_len / 2;
  697. s->regs[SONIC_RBWC1] = available >> 16;
  698. s->regs[SONIC_RBWC0] = available & 0xffff;
  699. /* Update status */
  700. if (dp8393x_rbwc(s) < s->regs[SONIC_EOBC]) {
  701. s->regs[SONIC_RCR] |= SONIC_RCR_LPKT;
  702. }
  703. s->regs[SONIC_RCR] |= packet_type;
  704. s->regs[SONIC_RCR] |= SONIC_RCR_PRX;
  705. if (s->loopback_packet) {
  706. s->regs[SONIC_RCR] |= SONIC_RCR_LBK;
  707. s->loopback_packet = 0;
  708. }
  709. /* Write status to memory */
  710. DPRINTF("Write status at %08x\n", dp8393x_crda(s));
  711. dp8393x_put(s, width, 0, s->regs[SONIC_RCR]); /* status */
  712. dp8393x_put(s, width, 1, rx_len); /* byte count */
  713. dp8393x_put(s, width, 2, s->regs[SONIC_TRBA0]); /* pkt_ptr0 */
  714. dp8393x_put(s, width, 3, s->regs[SONIC_TRBA1]); /* pkt_ptr1 */
  715. dp8393x_put(s, width, 4, s->regs[SONIC_RSC]); /* seq_no */
  716. size = sizeof(uint16_t) * 5 * width;
  717. address_space_rw(&s->as, dp8393x_crda(s),
  718. MEMTXATTRS_UNSPECIFIED, (uint8_t *)s->data, size, 1);
  719. /* Move to next descriptor */
  720. size = sizeof(uint16_t) * width;
  721. address_space_rw(&s->as, dp8393x_crda(s) + sizeof(uint16_t) * 5 * width,
  722. MEMTXATTRS_UNSPECIFIED, (uint8_t *)s->data, size, 0);
  723. s->regs[SONIC_LLFA] = dp8393x_get(s, width, 0);
  724. if (s->regs[SONIC_LLFA] & 0x1) {
  725. /* EOL detected */
  726. s->regs[SONIC_ISR] |= SONIC_ISR_RDE;
  727. } else {
  728. /* Clear in_use, but it is always 16bit wide */
  729. int offset = dp8393x_crda(s) + sizeof(uint16_t) * 6 * width;
  730. if (s->big_endian && width == 2) {
  731. /* we need to adjust the offset of the 16bit field */
  732. offset += sizeof(uint16_t);
  733. }
  734. s->data[0] = 0;
  735. address_space_rw(&s->as, offset, MEMTXATTRS_UNSPECIFIED,
  736. (uint8_t *)s->data, sizeof(uint16_t), 1);
  737. s->regs[SONIC_CRDA] = s->regs[SONIC_LLFA];
  738. s->regs[SONIC_ISR] |= SONIC_ISR_PKTRX;
  739. s->regs[SONIC_RSC] = (s->regs[SONIC_RSC] & 0xff00) | (((s->regs[SONIC_RSC] & 0x00ff) + 1) & 0x00ff);
  740. if (s->regs[SONIC_RCR] & SONIC_RCR_LPKT) {
  741. /* Read next RRA */
  742. dp8393x_do_read_rra(s);
  743. }
  744. }
  745. /* Done */
  746. dp8393x_update_irq(s);
  747. return size;
  748. }
  749. static void dp8393x_reset(DeviceState *dev)
  750. {
  751. dp8393xState *s = DP8393X(dev);
  752. timer_del(s->watchdog);
  753. memset(s->regs, 0, sizeof(s->regs));
  754. s->regs[SONIC_CR] = SONIC_CR_RST | SONIC_CR_STP | SONIC_CR_RXDIS;
  755. s->regs[SONIC_DCR] &= ~(SONIC_DCR_EXBUS | SONIC_DCR_LBR);
  756. s->regs[SONIC_RCR] &= ~(SONIC_RCR_LB0 | SONIC_RCR_LB1 | SONIC_RCR_BRD | SONIC_RCR_RNT);
  757. s->regs[SONIC_TCR] |= SONIC_TCR_NCRS | SONIC_TCR_PTX;
  758. s->regs[SONIC_TCR] &= ~SONIC_TCR_BCM;
  759. s->regs[SONIC_IMR] = 0;
  760. s->regs[SONIC_ISR] = 0;
  761. s->regs[SONIC_DCR2] = 0;
  762. s->regs[SONIC_EOBC] = 0x02F8;
  763. s->regs[SONIC_RSC] = 0;
  764. s->regs[SONIC_CE] = 0;
  765. s->regs[SONIC_RSC] = 0;
  766. /* Network cable is connected */
  767. s->regs[SONIC_RCR] |= SONIC_RCR_CRS;
  768. dp8393x_update_irq(s);
  769. }
  770. static NetClientInfo net_dp83932_info = {
  771. .type = NET_CLIENT_DRIVER_NIC,
  772. .size = sizeof(NICState),
  773. .can_receive = dp8393x_can_receive,
  774. .receive = dp8393x_receive,
  775. };
  776. static void dp8393x_instance_init(Object *obj)
  777. {
  778. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  779. dp8393xState *s = DP8393X(obj);
  780. sysbus_init_mmio(sbd, &s->mmio);
  781. sysbus_init_mmio(sbd, &s->prom);
  782. sysbus_init_irq(sbd, &s->irq);
  783. }
  784. static void dp8393x_realize(DeviceState *dev, Error **errp)
  785. {
  786. dp8393xState *s = DP8393X(dev);
  787. int i, checksum;
  788. uint8_t *prom;
  789. Error *local_err = NULL;
  790. address_space_init(&s->as, s->dma_mr, "dp8393x");
  791. memory_region_init_io(&s->mmio, OBJECT(dev), &dp8393x_ops, s,
  792. "dp8393x-regs", 0x40 << s->it_shift);
  793. s->nic = qemu_new_nic(&net_dp83932_info, &s->conf,
  794. object_get_typename(OBJECT(dev)), dev->id, s);
  795. qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
  796. s->watchdog = timer_new_ns(QEMU_CLOCK_VIRTUAL, dp8393x_watchdog, s);
  797. s->regs[SONIC_SR] = 0x0004; /* only revision recognized by Linux */
  798. memory_region_init_ram(&s->prom, OBJECT(dev),
  799. "dp8393x-prom", SONIC_PROM_SIZE, &local_err);
  800. if (local_err) {
  801. error_propagate(errp, local_err);
  802. return;
  803. }
  804. memory_region_set_readonly(&s->prom, true);
  805. prom = memory_region_get_ram_ptr(&s->prom);
  806. checksum = 0;
  807. for (i = 0; i < 6; i++) {
  808. prom[i] = s->conf.macaddr.a[i];
  809. checksum += prom[i];
  810. if (checksum > 0xff) {
  811. checksum = (checksum + 1) & 0xff;
  812. }
  813. }
  814. prom[7] = 0xff - checksum;
  815. }
  816. static const VMStateDescription vmstate_dp8393x = {
  817. .name = "dp8393x",
  818. .version_id = 0,
  819. .minimum_version_id = 0,
  820. .fields = (VMStateField []) {
  821. VMSTATE_BUFFER_UNSAFE(cam, dp8393xState, 0, 16 * 6),
  822. VMSTATE_UINT16_ARRAY(regs, dp8393xState, 0x40),
  823. VMSTATE_END_OF_LIST()
  824. }
  825. };
  826. static Property dp8393x_properties[] = {
  827. DEFINE_NIC_PROPERTIES(dp8393xState, conf),
  828. DEFINE_PROP_PTR("dma_mr", dp8393xState, dma_mr),
  829. DEFINE_PROP_UINT8("it_shift", dp8393xState, it_shift, 0),
  830. DEFINE_PROP_BOOL("big_endian", dp8393xState, big_endian, false),
  831. DEFINE_PROP_END_OF_LIST(),
  832. };
  833. static void dp8393x_class_init(ObjectClass *klass, void *data)
  834. {
  835. DeviceClass *dc = DEVICE_CLASS(klass);
  836. set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
  837. dc->realize = dp8393x_realize;
  838. dc->reset = dp8393x_reset;
  839. dc->vmsd = &vmstate_dp8393x;
  840. dc->props = dp8393x_properties;
  841. /* Reason: dma_mr property can't be set */
  842. dc->user_creatable = false;
  843. }
  844. static const TypeInfo dp8393x_info = {
  845. .name = TYPE_DP8393X,
  846. .parent = TYPE_SYS_BUS_DEVICE,
  847. .instance_size = sizeof(dp8393xState),
  848. .instance_init = dp8393x_instance_init,
  849. .class_init = dp8393x_class_init,
  850. };
  851. static void dp8393x_register_types(void)
  852. {
  853. type_register_static(&dp8393x_info);
  854. }
  855. type_init(dp8393x_register_types)