nrf51_rng.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266
  1. /*
  2. * nRF51 Random Number Generator
  3. *
  4. * Reference Manual: http://infocenter.nordicsemi.com/pdf/nRF51_RM_v3.0.1.pdf
  5. *
  6. * Copyright 2018 Steffen Görtz <contrib@steffen-goertz.de>
  7. *
  8. * This code is licensed under the GPL version 2 or later. See
  9. * the COPYING file in the top-level directory.
  10. */
  11. #include "qemu/osdep.h"
  12. #include "qemu/log.h"
  13. #include "qemu/module.h"
  14. #include "qapi/error.h"
  15. #include "hw/arm/nrf51.h"
  16. #include "hw/irq.h"
  17. #include "hw/misc/nrf51_rng.h"
  18. #include "hw/qdev-properties.h"
  19. #include "migration/vmstate.h"
  20. #include "qemu/guest-random.h"
  21. static void update_irq(NRF51RNGState *s)
  22. {
  23. bool irq = s->interrupt_enabled && s->event_valrdy;
  24. qemu_set_irq(s->irq, irq);
  25. }
  26. static uint64_t rng_read(void *opaque, hwaddr offset, unsigned int size)
  27. {
  28. NRF51RNGState *s = NRF51_RNG(opaque);
  29. uint64_t r = 0;
  30. switch (offset) {
  31. case NRF51_RNG_EVENT_VALRDY:
  32. r = s->event_valrdy;
  33. break;
  34. case NRF51_RNG_REG_SHORTS:
  35. r = s->shortcut_stop_on_valrdy;
  36. break;
  37. case NRF51_RNG_REG_INTEN:
  38. case NRF51_RNG_REG_INTENSET:
  39. case NRF51_RNG_REG_INTENCLR:
  40. r = s->interrupt_enabled;
  41. break;
  42. case NRF51_RNG_REG_CONFIG:
  43. r = s->filter_enabled;
  44. break;
  45. case NRF51_RNG_REG_VALUE:
  46. r = s->value;
  47. break;
  48. default:
  49. qemu_log_mask(LOG_GUEST_ERROR,
  50. "%s: bad read offset 0x%" HWADDR_PRIx "\n",
  51. __func__, offset);
  52. }
  53. return r;
  54. }
  55. static int64_t calc_next_timeout(NRF51RNGState *s)
  56. {
  57. int64_t timeout = qemu_clock_get_us(QEMU_CLOCK_VIRTUAL);
  58. if (s->filter_enabled) {
  59. timeout += s->period_filtered_us;
  60. } else {
  61. timeout += s->period_unfiltered_us;
  62. }
  63. return timeout;
  64. }
  65. static void rng_update_timer(NRF51RNGState *s)
  66. {
  67. if (s->active) {
  68. timer_mod(&s->timer, calc_next_timeout(s));
  69. } else {
  70. timer_del(&s->timer);
  71. }
  72. }
  73. static void rng_write(void *opaque, hwaddr offset,
  74. uint64_t value, unsigned int size)
  75. {
  76. NRF51RNGState *s = NRF51_RNG(opaque);
  77. switch (offset) {
  78. case NRF51_RNG_TASK_START:
  79. if (value == NRF51_TRIGGER_TASK) {
  80. s->active = 1;
  81. rng_update_timer(s);
  82. }
  83. break;
  84. case NRF51_RNG_TASK_STOP:
  85. if (value == NRF51_TRIGGER_TASK) {
  86. s->active = 0;
  87. rng_update_timer(s);
  88. }
  89. break;
  90. case NRF51_RNG_EVENT_VALRDY:
  91. if (value == NRF51_EVENT_CLEAR) {
  92. s->event_valrdy = 0;
  93. }
  94. break;
  95. case NRF51_RNG_REG_SHORTS:
  96. s->shortcut_stop_on_valrdy =
  97. (value & BIT_MASK(NRF51_RNG_REG_SHORTS_VALRDY_STOP)) ? 1 : 0;
  98. break;
  99. case NRF51_RNG_REG_INTEN:
  100. s->interrupt_enabled =
  101. (value & BIT_MASK(NRF51_RNG_REG_INTEN_VALRDY)) ? 1 : 0;
  102. break;
  103. case NRF51_RNG_REG_INTENSET:
  104. if (value & BIT_MASK(NRF51_RNG_REG_INTEN_VALRDY)) {
  105. s->interrupt_enabled = 1;
  106. }
  107. break;
  108. case NRF51_RNG_REG_INTENCLR:
  109. if (value & BIT_MASK(NRF51_RNG_REG_INTEN_VALRDY)) {
  110. s->interrupt_enabled = 0;
  111. }
  112. break;
  113. case NRF51_RNG_REG_CONFIG:
  114. s->filter_enabled =
  115. (value & BIT_MASK(NRF51_RNG_REG_CONFIG_DECEN)) ? 1 : 0;
  116. break;
  117. default:
  118. qemu_log_mask(LOG_GUEST_ERROR,
  119. "%s: bad write offset 0x%" HWADDR_PRIx "\n",
  120. __func__, offset);
  121. }
  122. update_irq(s);
  123. }
  124. static const MemoryRegionOps rng_ops = {
  125. .read = rng_read,
  126. .write = rng_write,
  127. .endianness = DEVICE_LITTLE_ENDIAN,
  128. .impl.min_access_size = 4,
  129. .impl.max_access_size = 4
  130. };
  131. static void nrf51_rng_timer_expire(void *opaque)
  132. {
  133. NRF51RNGState *s = NRF51_RNG(opaque);
  134. qemu_guest_getrandom_nofail(&s->value, 1);
  135. s->event_valrdy = 1;
  136. qemu_set_irq(s->eep_valrdy, 1);
  137. if (s->shortcut_stop_on_valrdy) {
  138. s->active = 0;
  139. }
  140. rng_update_timer(s);
  141. update_irq(s);
  142. }
  143. static void nrf51_rng_tep_start(void *opaque, int n, int level)
  144. {
  145. NRF51RNGState *s = NRF51_RNG(opaque);
  146. if (level) {
  147. s->active = 1;
  148. rng_update_timer(s);
  149. }
  150. }
  151. static void nrf51_rng_tep_stop(void *opaque, int n, int level)
  152. {
  153. NRF51RNGState *s = NRF51_RNG(opaque);
  154. if (level) {
  155. s->active = 0;
  156. rng_update_timer(s);
  157. }
  158. }
  159. static void nrf51_rng_init(Object *obj)
  160. {
  161. NRF51RNGState *s = NRF51_RNG(obj);
  162. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  163. memory_region_init_io(&s->mmio, obj, &rng_ops, s,
  164. TYPE_NRF51_RNG, NRF51_RNG_SIZE);
  165. sysbus_init_mmio(sbd, &s->mmio);
  166. timer_init_us(&s->timer, QEMU_CLOCK_VIRTUAL, nrf51_rng_timer_expire, s);
  167. sysbus_init_irq(sbd, &s->irq);
  168. /* Tasks */
  169. qdev_init_gpio_in_named(DEVICE(s), nrf51_rng_tep_start, "tep_start", 1);
  170. qdev_init_gpio_in_named(DEVICE(s), nrf51_rng_tep_stop, "tep_stop", 1);
  171. /* Events */
  172. qdev_init_gpio_out_named(DEVICE(s), &s->eep_valrdy, "eep_valrdy", 1);
  173. }
  174. static void nrf51_rng_reset(DeviceState *dev)
  175. {
  176. NRF51RNGState *s = NRF51_RNG(dev);
  177. s->value = 0;
  178. s->active = 0;
  179. s->event_valrdy = 0;
  180. s->shortcut_stop_on_valrdy = 0;
  181. s->interrupt_enabled = 0;
  182. s->filter_enabled = 0;
  183. rng_update_timer(s);
  184. }
  185. static Property nrf51_rng_properties[] = {
  186. DEFINE_PROP_UINT16("period_unfiltered_us", NRF51RNGState,
  187. period_unfiltered_us, 167),
  188. DEFINE_PROP_UINT16("period_filtered_us", NRF51RNGState,
  189. period_filtered_us, 660),
  190. DEFINE_PROP_END_OF_LIST(),
  191. };
  192. static const VMStateDescription vmstate_rng = {
  193. .name = "nrf51_soc.rng",
  194. .version_id = 1,
  195. .minimum_version_id = 1,
  196. .fields = (VMStateField[]) {
  197. VMSTATE_UINT32(active, NRF51RNGState),
  198. VMSTATE_UINT32(event_valrdy, NRF51RNGState),
  199. VMSTATE_UINT32(shortcut_stop_on_valrdy, NRF51RNGState),
  200. VMSTATE_UINT32(interrupt_enabled, NRF51RNGState),
  201. VMSTATE_UINT32(filter_enabled, NRF51RNGState),
  202. VMSTATE_END_OF_LIST()
  203. }
  204. };
  205. static void nrf51_rng_class_init(ObjectClass *klass, void *data)
  206. {
  207. DeviceClass *dc = DEVICE_CLASS(klass);
  208. dc->props = nrf51_rng_properties;
  209. dc->vmsd = &vmstate_rng;
  210. dc->reset = nrf51_rng_reset;
  211. }
  212. static const TypeInfo nrf51_rng_info = {
  213. .name = TYPE_NRF51_RNG,
  214. .parent = TYPE_SYS_BUS_DEVICE,
  215. .instance_size = sizeof(NRF51RNGState),
  216. .instance_init = nrf51_rng_init,
  217. .class_init = nrf51_rng_class_init
  218. };
  219. static void nrf51_rng_register_types(void)
  220. {
  221. type_register_static(&nrf51_rng_info);
  222. }
  223. type_init(nrf51_rng_register_types)