eccmemctl.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356
  1. /*
  2. * QEMU Sparc Sun4m ECC memory controller emulation
  3. *
  4. * Copyright (c) 2007 Robert Reif
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "hw/irq.h"
  26. #include "hw/qdev-properties.h"
  27. #include "hw/sysbus.h"
  28. #include "migration/vmstate.h"
  29. #include "qemu/module.h"
  30. #include "trace.h"
  31. /* There are 3 versions of this chip used in SMP sun4m systems:
  32. * MCC (version 0, implementation 0) SS-600MP
  33. * EMC (version 0, implementation 1) SS-10
  34. * SMC (version 0, implementation 2) SS-10SX and SS-20
  35. *
  36. * Chipset docs:
  37. * "Sun-4M System Architecture (revision 2.0) by Chuck Narad", 950-1373-01,
  38. * http://mediacast.sun.com/users/Barton808/media/Sun4M_SystemArchitecture_edited2.pdf
  39. */
  40. #define ECC_MCC 0x00000000
  41. #define ECC_EMC 0x10000000
  42. #define ECC_SMC 0x20000000
  43. /* Register indexes */
  44. #define ECC_MER 0 /* Memory Enable Register */
  45. #define ECC_MDR 1 /* Memory Delay Register */
  46. #define ECC_MFSR 2 /* Memory Fault Status Register */
  47. #define ECC_VCR 3 /* Video Configuration Register */
  48. #define ECC_MFAR0 4 /* Memory Fault Address Register 0 */
  49. #define ECC_MFAR1 5 /* Memory Fault Address Register 1 */
  50. #define ECC_DR 6 /* Diagnostic Register */
  51. #define ECC_ECR0 7 /* Event Count Register 0 */
  52. #define ECC_ECR1 8 /* Event Count Register 1 */
  53. /* ECC fault control register */
  54. #define ECC_MER_EE 0x00000001 /* Enable ECC checking */
  55. #define ECC_MER_EI 0x00000002 /* Enable Interrupts on
  56. correctable errors */
  57. #define ECC_MER_MRR0 0x00000004 /* SIMM 0 */
  58. #define ECC_MER_MRR1 0x00000008 /* SIMM 1 */
  59. #define ECC_MER_MRR2 0x00000010 /* SIMM 2 */
  60. #define ECC_MER_MRR3 0x00000020 /* SIMM 3 */
  61. #define ECC_MER_MRR4 0x00000040 /* SIMM 4 */
  62. #define ECC_MER_MRR5 0x00000080 /* SIMM 5 */
  63. #define ECC_MER_MRR6 0x00000100 /* SIMM 6 */
  64. #define ECC_MER_MRR7 0x00000200 /* SIMM 7 */
  65. #define ECC_MER_REU 0x00000100 /* Memory Refresh Enable (600MP) */
  66. #define ECC_MER_MRR 0x000003fc /* MRR mask */
  67. #define ECC_MER_A 0x00000400 /* Memory controller addr map select */
  68. #define ECC_MER_DCI 0x00000800 /* Disables Coherent Invalidate ACK */
  69. #define ECC_MER_VER 0x0f000000 /* Version */
  70. #define ECC_MER_IMPL 0xf0000000 /* Implementation */
  71. #define ECC_MER_MASK_0 0x00000103 /* Version 0 (MCC) mask */
  72. #define ECC_MER_MASK_1 0x00000bff /* Version 1 (EMC) mask */
  73. #define ECC_MER_MASK_2 0x00000bff /* Version 2 (SMC) mask */
  74. /* ECC memory delay register */
  75. #define ECC_MDR_RRI 0x000003ff /* Refresh Request Interval */
  76. #define ECC_MDR_MI 0x00001c00 /* MIH Delay */
  77. #define ECC_MDR_CI 0x0000e000 /* Coherent Invalidate Delay */
  78. #define ECC_MDR_MDL 0x001f0000 /* MBus Master arbitration delay */
  79. #define ECC_MDR_MDH 0x03e00000 /* MBus Master arbitration delay */
  80. #define ECC_MDR_GAD 0x7c000000 /* Graphics Arbitration Delay */
  81. #define ECC_MDR_RSC 0x80000000 /* Refresh load control */
  82. #define ECC_MDR_MASK 0x7fffffff
  83. /* ECC fault status register */
  84. #define ECC_MFSR_CE 0x00000001 /* Correctable error */
  85. #define ECC_MFSR_BS 0x00000002 /* C2 graphics bad slot access */
  86. #define ECC_MFSR_TO 0x00000004 /* Timeout on write */
  87. #define ECC_MFSR_UE 0x00000008 /* Uncorrectable error */
  88. #define ECC_MFSR_DW 0x000000f0 /* Index of double word in block */
  89. #define ECC_MFSR_SYND 0x0000ff00 /* Syndrome for correctable error */
  90. #define ECC_MFSR_ME 0x00010000 /* Multiple errors */
  91. #define ECC_MFSR_C2ERR 0x00020000 /* C2 graphics error */
  92. /* ECC fault address register 0 */
  93. #define ECC_MFAR0_PADDR 0x0000000f /* PA[32-35] */
  94. #define ECC_MFAR0_TYPE 0x000000f0 /* Transaction type */
  95. #define ECC_MFAR0_SIZE 0x00000700 /* Transaction size */
  96. #define ECC_MFAR0_CACHE 0x00000800 /* Mapped cacheable */
  97. #define ECC_MFAR0_LOCK 0x00001000 /* Error occurred in atomic cycle */
  98. #define ECC_MFAR0_BMODE 0x00002000 /* Boot mode */
  99. #define ECC_MFAR0_VADDR 0x003fc000 /* VA[12-19] (superset bits) */
  100. #define ECC_MFAR0_S 0x08000000 /* Supervisor mode */
  101. #define ECC_MFARO_MID 0xf0000000 /* Module ID */
  102. /* ECC diagnostic register */
  103. #define ECC_DR_CBX 0x00000001
  104. #define ECC_DR_CB0 0x00000002
  105. #define ECC_DR_CB1 0x00000004
  106. #define ECC_DR_CB2 0x00000008
  107. #define ECC_DR_CB4 0x00000010
  108. #define ECC_DR_CB8 0x00000020
  109. #define ECC_DR_CB16 0x00000040
  110. #define ECC_DR_CB32 0x00000080
  111. #define ECC_DR_DMODE 0x00000c00
  112. #define ECC_NREGS 9
  113. #define ECC_SIZE (ECC_NREGS * sizeof(uint32_t))
  114. #define ECC_DIAG_SIZE 4
  115. #define ECC_DIAG_MASK (ECC_DIAG_SIZE - 1)
  116. #define TYPE_ECC_MEMCTL "eccmemctl"
  117. #define ECC_MEMCTL(obj) OBJECT_CHECK(ECCState, (obj), TYPE_ECC_MEMCTL)
  118. typedef struct ECCState {
  119. SysBusDevice parent_obj;
  120. MemoryRegion iomem, iomem_diag;
  121. qemu_irq irq;
  122. uint32_t regs[ECC_NREGS];
  123. uint8_t diag[ECC_DIAG_SIZE];
  124. uint32_t version;
  125. } ECCState;
  126. static void ecc_mem_write(void *opaque, hwaddr addr, uint64_t val,
  127. unsigned size)
  128. {
  129. ECCState *s = opaque;
  130. switch (addr >> 2) {
  131. case ECC_MER:
  132. if (s->version == ECC_MCC)
  133. s->regs[ECC_MER] = (val & ECC_MER_MASK_0);
  134. else if (s->version == ECC_EMC)
  135. s->regs[ECC_MER] = s->version | (val & ECC_MER_MASK_1);
  136. else if (s->version == ECC_SMC)
  137. s->regs[ECC_MER] = s->version | (val & ECC_MER_MASK_2);
  138. trace_ecc_mem_writel_mer(val);
  139. break;
  140. case ECC_MDR:
  141. s->regs[ECC_MDR] = val & ECC_MDR_MASK;
  142. trace_ecc_mem_writel_mdr(val);
  143. break;
  144. case ECC_MFSR:
  145. s->regs[ECC_MFSR] = val;
  146. qemu_irq_lower(s->irq);
  147. trace_ecc_mem_writel_mfsr(val);
  148. break;
  149. case ECC_VCR:
  150. s->regs[ECC_VCR] = val;
  151. trace_ecc_mem_writel_vcr(val);
  152. break;
  153. case ECC_DR:
  154. s->regs[ECC_DR] = val;
  155. trace_ecc_mem_writel_dr(val);
  156. break;
  157. case ECC_ECR0:
  158. s->regs[ECC_ECR0] = val;
  159. trace_ecc_mem_writel_ecr0(val);
  160. break;
  161. case ECC_ECR1:
  162. s->regs[ECC_ECR0] = val;
  163. trace_ecc_mem_writel_ecr1(val);
  164. break;
  165. }
  166. }
  167. static uint64_t ecc_mem_read(void *opaque, hwaddr addr,
  168. unsigned size)
  169. {
  170. ECCState *s = opaque;
  171. uint32_t ret = 0;
  172. switch (addr >> 2) {
  173. case ECC_MER:
  174. ret = s->regs[ECC_MER];
  175. trace_ecc_mem_readl_mer(ret);
  176. break;
  177. case ECC_MDR:
  178. ret = s->regs[ECC_MDR];
  179. trace_ecc_mem_readl_mdr(ret);
  180. break;
  181. case ECC_MFSR:
  182. ret = s->regs[ECC_MFSR];
  183. trace_ecc_mem_readl_mfsr(ret);
  184. break;
  185. case ECC_VCR:
  186. ret = s->regs[ECC_VCR];
  187. trace_ecc_mem_readl_vcr(ret);
  188. break;
  189. case ECC_MFAR0:
  190. ret = s->regs[ECC_MFAR0];
  191. trace_ecc_mem_readl_mfar0(ret);
  192. break;
  193. case ECC_MFAR1:
  194. ret = s->regs[ECC_MFAR1];
  195. trace_ecc_mem_readl_mfar1(ret);
  196. break;
  197. case ECC_DR:
  198. ret = s->regs[ECC_DR];
  199. trace_ecc_mem_readl_dr(ret);
  200. break;
  201. case ECC_ECR0:
  202. ret = s->regs[ECC_ECR0];
  203. trace_ecc_mem_readl_ecr0(ret);
  204. break;
  205. case ECC_ECR1:
  206. ret = s->regs[ECC_ECR0];
  207. trace_ecc_mem_readl_ecr1(ret);
  208. break;
  209. }
  210. return ret;
  211. }
  212. static const MemoryRegionOps ecc_mem_ops = {
  213. .read = ecc_mem_read,
  214. .write = ecc_mem_write,
  215. .endianness = DEVICE_NATIVE_ENDIAN,
  216. .valid = {
  217. .min_access_size = 4,
  218. .max_access_size = 4,
  219. },
  220. };
  221. static void ecc_diag_mem_write(void *opaque, hwaddr addr,
  222. uint64_t val, unsigned size)
  223. {
  224. ECCState *s = opaque;
  225. trace_ecc_diag_mem_writeb(addr, val);
  226. s->diag[addr & ECC_DIAG_MASK] = val;
  227. }
  228. static uint64_t ecc_diag_mem_read(void *opaque, hwaddr addr,
  229. unsigned size)
  230. {
  231. ECCState *s = opaque;
  232. uint32_t ret = s->diag[(int)addr];
  233. trace_ecc_diag_mem_readb(addr, ret);
  234. return ret;
  235. }
  236. static const MemoryRegionOps ecc_diag_mem_ops = {
  237. .read = ecc_diag_mem_read,
  238. .write = ecc_diag_mem_write,
  239. .endianness = DEVICE_NATIVE_ENDIAN,
  240. .valid = {
  241. .min_access_size = 1,
  242. .max_access_size = 1,
  243. },
  244. };
  245. static const VMStateDescription vmstate_ecc = {
  246. .name ="ECC",
  247. .version_id = 3,
  248. .minimum_version_id = 3,
  249. .fields = (VMStateField[]) {
  250. VMSTATE_UINT32_ARRAY(regs, ECCState, ECC_NREGS),
  251. VMSTATE_BUFFER(diag, ECCState),
  252. VMSTATE_UINT32(version, ECCState),
  253. VMSTATE_END_OF_LIST()
  254. }
  255. };
  256. static void ecc_reset(DeviceState *d)
  257. {
  258. ECCState *s = ECC_MEMCTL(d);
  259. if (s->version == ECC_MCC) {
  260. s->regs[ECC_MER] &= ECC_MER_REU;
  261. } else {
  262. s->regs[ECC_MER] &= (ECC_MER_VER | ECC_MER_IMPL | ECC_MER_MRR |
  263. ECC_MER_DCI);
  264. }
  265. s->regs[ECC_MDR] = 0x20;
  266. s->regs[ECC_MFSR] = 0;
  267. s->regs[ECC_VCR] = 0;
  268. s->regs[ECC_MFAR0] = 0x07c00000;
  269. s->regs[ECC_MFAR1] = 0;
  270. s->regs[ECC_DR] = 0;
  271. s->regs[ECC_ECR0] = 0;
  272. s->regs[ECC_ECR1] = 0;
  273. }
  274. static void ecc_init(Object *obj)
  275. {
  276. ECCState *s = ECC_MEMCTL(obj);
  277. SysBusDevice *dev = SYS_BUS_DEVICE(obj);
  278. sysbus_init_irq(dev, &s->irq);
  279. memory_region_init_io(&s->iomem, obj, &ecc_mem_ops, s, "ecc", ECC_SIZE);
  280. sysbus_init_mmio(dev, &s->iomem);
  281. }
  282. static void ecc_realize(DeviceState *dev, Error **errp)
  283. {
  284. ECCState *s = ECC_MEMCTL(dev);
  285. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  286. s->regs[0] = s->version;
  287. if (s->version == ECC_MCC) { // SS-600MP only
  288. memory_region_init_io(&s->iomem_diag, OBJECT(dev), &ecc_diag_mem_ops, s,
  289. "ecc.diag", ECC_DIAG_SIZE);
  290. sysbus_init_mmio(sbd, &s->iomem_diag);
  291. }
  292. }
  293. static Property ecc_properties[] = {
  294. DEFINE_PROP_UINT32("version", ECCState, version, -1),
  295. DEFINE_PROP_END_OF_LIST(),
  296. };
  297. static void ecc_class_init(ObjectClass *klass, void *data)
  298. {
  299. DeviceClass *dc = DEVICE_CLASS(klass);
  300. dc->realize = ecc_realize;
  301. dc->reset = ecc_reset;
  302. dc->vmsd = &vmstate_ecc;
  303. dc->props = ecc_properties;
  304. }
  305. static const TypeInfo ecc_info = {
  306. .name = TYPE_ECC_MEMCTL,
  307. .parent = TYPE_SYS_BUS_DEVICE,
  308. .instance_size = sizeof(ECCState),
  309. .instance_init = ecc_init,
  310. .class_init = ecc_class_init,
  311. };
  312. static void ecc_register_types(void)
  313. {
  314. type_register_static(&ecc_info);
  315. }
  316. type_init(ecc_register_types)