bcm2835_mbox.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345
  1. /*
  2. * Raspberry Pi emulation (c) 2012 Gregory Estrade
  3. * This code is licensed under the GNU GPLv2 and later.
  4. *
  5. * This file models the system mailboxes, which are used for
  6. * communication with low-bandwidth GPU peripherals. Refs:
  7. * https://github.com/raspberrypi/firmware/wiki/Mailboxes
  8. * https://github.com/raspberrypi/firmware/wiki/Accessing-mailboxes
  9. */
  10. #include "qemu/osdep.h"
  11. #include "qapi/error.h"
  12. #include "hw/irq.h"
  13. #include "hw/misc/bcm2835_mbox.h"
  14. #include "migration/vmstate.h"
  15. #include "qemu/log.h"
  16. #include "qemu/module.h"
  17. #include "trace.h"
  18. #define MAIL0_PEEK 0x90
  19. #define MAIL0_SENDER 0x94
  20. #define MAIL1_STATUS 0xb8
  21. /* Mailbox status register */
  22. #define MAIL0_STATUS 0x98
  23. #define ARM_MS_FULL 0x80000000
  24. #define ARM_MS_EMPTY 0x40000000
  25. #define ARM_MS_LEVEL 0x400000FF /* Max. value depends on mailbox depth */
  26. /* MAILBOX config/status register */
  27. #define MAIL0_CONFIG 0x9c
  28. /* ANY write to this register clears the error bits! */
  29. #define ARM_MC_IHAVEDATAIRQEN 0x00000001 /* mbox irq enable: has data */
  30. #define ARM_MC_IHAVESPACEIRQEN 0x00000002 /* mbox irq enable: has space */
  31. #define ARM_MC_OPPISEMPTYIRQEN 0x00000004 /* mbox irq enable: Opp is empty */
  32. #define ARM_MC_MAIL_CLEAR 0x00000008 /* mbox clear write 1, then 0 */
  33. #define ARM_MC_IHAVEDATAIRQPEND 0x00000010 /* mbox irq pending: has space */
  34. #define ARM_MC_IHAVESPACEIRQPEND 0x00000020 /* mbox irq pending: Opp is empty */
  35. #define ARM_MC_OPPISEMPTYIRQPEND 0x00000040 /* mbox irq pending */
  36. /* Bit 7 is unused */
  37. #define ARM_MC_ERRNOOWN 0x00000100 /* error : none owner read from mailbox */
  38. #define ARM_MC_ERROVERFLW 0x00000200 /* error : write to fill mailbox */
  39. #define ARM_MC_ERRUNDRFLW 0x00000400 /* error : read from empty mailbox */
  40. static void mbox_update_status(BCM2835Mbox *mb)
  41. {
  42. mb->status &= ~(ARM_MS_EMPTY | ARM_MS_FULL);
  43. if (mb->count == 0) {
  44. mb->status |= ARM_MS_EMPTY;
  45. } else if (mb->count == MBOX_SIZE) {
  46. mb->status |= ARM_MS_FULL;
  47. }
  48. }
  49. static void mbox_reset(BCM2835Mbox *mb)
  50. {
  51. int n;
  52. mb->count = 0;
  53. mb->config = 0;
  54. for (n = 0; n < MBOX_SIZE; n++) {
  55. mb->reg[n] = MBOX_INVALID_DATA;
  56. }
  57. mbox_update_status(mb);
  58. }
  59. static uint32_t mbox_pull(BCM2835Mbox *mb, int index)
  60. {
  61. int n;
  62. uint32_t val;
  63. assert(mb->count > 0);
  64. assert(index < mb->count);
  65. val = mb->reg[index];
  66. for (n = index + 1; n < mb->count; n++) {
  67. mb->reg[n - 1] = mb->reg[n];
  68. }
  69. mb->count--;
  70. mb->reg[mb->count] = MBOX_INVALID_DATA;
  71. mbox_update_status(mb);
  72. return val;
  73. }
  74. static void mbox_push(BCM2835Mbox *mb, uint32_t val)
  75. {
  76. assert(mb->count < MBOX_SIZE);
  77. mb->reg[mb->count++] = val;
  78. mbox_update_status(mb);
  79. }
  80. static void bcm2835_mbox_update(BCM2835MboxState *s)
  81. {
  82. uint32_t value;
  83. bool set;
  84. int n;
  85. s->mbox_irq_disabled = true;
  86. /* Get pending responses and put them in the vc->arm mbox,
  87. * as long as it's not full
  88. */
  89. for (n = 0; n < MBOX_CHAN_COUNT; n++) {
  90. while (s->available[n] && !(s->mbox[0].status & ARM_MS_FULL)) {
  91. value = ldl_le_phys(&s->mbox_as, n << MBOX_AS_CHAN_SHIFT);
  92. assert(value != MBOX_INVALID_DATA); /* Pending interrupt but no data */
  93. mbox_push(&s->mbox[0], value);
  94. }
  95. }
  96. /* TODO (?): Try to push pending requests from the arm->vc mbox */
  97. /* Re-enable calls from the IRQ routine */
  98. s->mbox_irq_disabled = false;
  99. /* Update ARM IRQ status */
  100. set = false;
  101. s->mbox[0].config &= ~ARM_MC_IHAVEDATAIRQPEND;
  102. if (!(s->mbox[0].status & ARM_MS_EMPTY)) {
  103. s->mbox[0].config |= ARM_MC_IHAVEDATAIRQPEND;
  104. if (s->mbox[0].config & ARM_MC_IHAVEDATAIRQEN) {
  105. set = true;
  106. }
  107. }
  108. trace_bcm2835_mbox_irq(set);
  109. qemu_set_irq(s->arm_irq, set);
  110. }
  111. static void bcm2835_mbox_set_irq(void *opaque, int irq, int level)
  112. {
  113. BCM2835MboxState *s = opaque;
  114. s->available[irq] = level;
  115. /* avoid recursively calling bcm2835_mbox_update when the interrupt
  116. * status changes due to the ldl_phys call within that function
  117. */
  118. if (!s->mbox_irq_disabled) {
  119. bcm2835_mbox_update(s);
  120. }
  121. }
  122. static uint64_t bcm2835_mbox_read(void *opaque, hwaddr offset, unsigned size)
  123. {
  124. BCM2835MboxState *s = opaque;
  125. uint32_t res = 0;
  126. offset &= 0xff;
  127. switch (offset) {
  128. case 0x80 ... 0x8c: /* MAIL0_READ */
  129. if (s->mbox[0].status & ARM_MS_EMPTY) {
  130. res = MBOX_INVALID_DATA;
  131. } else {
  132. res = mbox_pull(&s->mbox[0], 0);
  133. }
  134. break;
  135. case MAIL0_PEEK:
  136. res = s->mbox[0].reg[0];
  137. break;
  138. case MAIL0_SENDER:
  139. break;
  140. case MAIL0_STATUS:
  141. res = s->mbox[0].status;
  142. break;
  143. case MAIL0_CONFIG:
  144. res = s->mbox[0].config;
  145. break;
  146. case MAIL1_STATUS:
  147. res = s->mbox[1].status;
  148. break;
  149. default:
  150. qemu_log_mask(LOG_UNIMP, "%s: Unsupported offset 0x%"HWADDR_PRIx"\n",
  151. __func__, offset);
  152. trace_bcm2835_mbox_read(size, offset, res);
  153. return 0;
  154. }
  155. trace_bcm2835_mbox_read(size, offset, res);
  156. bcm2835_mbox_update(s);
  157. return res;
  158. }
  159. static void bcm2835_mbox_write(void *opaque, hwaddr offset,
  160. uint64_t value, unsigned size)
  161. {
  162. BCM2835MboxState *s = opaque;
  163. hwaddr childaddr;
  164. uint8_t ch;
  165. offset &= 0xff;
  166. trace_bcm2835_mbox_write(size, offset, value);
  167. switch (offset) {
  168. case MAIL0_SENDER:
  169. break;
  170. case MAIL0_CONFIG:
  171. s->mbox[0].config &= ~ARM_MC_IHAVEDATAIRQEN;
  172. s->mbox[0].config |= value & ARM_MC_IHAVEDATAIRQEN;
  173. break;
  174. case 0xa0 ... 0xac: /* MAIL1_WRITE */
  175. if (s->mbox[1].status & ARM_MS_FULL) {
  176. /* Mailbox full */
  177. qemu_log_mask(LOG_GUEST_ERROR, "%s: mailbox full\n", __func__);
  178. } else {
  179. ch = value & 0xf;
  180. if (ch < MBOX_CHAN_COUNT) {
  181. childaddr = ch << MBOX_AS_CHAN_SHIFT;
  182. if (ldl_le_phys(&s->mbox_as, childaddr + MBOX_AS_PENDING)) {
  183. /* Child busy, push delayed. Push it in the arm->vc mbox */
  184. mbox_push(&s->mbox[1], value);
  185. } else {
  186. /* Push it directly to the child device */
  187. stl_le_phys(&s->mbox_as, childaddr, value);
  188. }
  189. } else {
  190. /* Invalid channel number */
  191. qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid channel %u\n",
  192. __func__, ch);
  193. }
  194. }
  195. break;
  196. default:
  197. qemu_log_mask(LOG_UNIMP, "%s: Unsupported offset 0x%"HWADDR_PRIx
  198. " value 0x%"PRIx64"\n",
  199. __func__, offset, value);
  200. return;
  201. }
  202. bcm2835_mbox_update(s);
  203. }
  204. static const MemoryRegionOps bcm2835_mbox_ops = {
  205. .read = bcm2835_mbox_read,
  206. .write = bcm2835_mbox_write,
  207. .endianness = DEVICE_NATIVE_ENDIAN,
  208. .valid.min_access_size = 4,
  209. .valid.max_access_size = 4,
  210. };
  211. /* vmstate of a single mailbox */
  212. static const VMStateDescription vmstate_bcm2835_mbox_box = {
  213. .name = TYPE_BCM2835_MBOX "_box",
  214. .version_id = 1,
  215. .minimum_version_id = 1,
  216. .fields = (VMStateField[]) {
  217. VMSTATE_UINT32_ARRAY(reg, BCM2835Mbox, MBOX_SIZE),
  218. VMSTATE_UINT32(count, BCM2835Mbox),
  219. VMSTATE_UINT32(status, BCM2835Mbox),
  220. VMSTATE_UINT32(config, BCM2835Mbox),
  221. VMSTATE_END_OF_LIST()
  222. }
  223. };
  224. /* vmstate of the entire device */
  225. static const VMStateDescription vmstate_bcm2835_mbox = {
  226. .name = TYPE_BCM2835_MBOX,
  227. .version_id = 1,
  228. .minimum_version_id = 1,
  229. .minimum_version_id_old = 1,
  230. .fields = (VMStateField[]) {
  231. VMSTATE_BOOL_ARRAY(available, BCM2835MboxState, MBOX_CHAN_COUNT),
  232. VMSTATE_STRUCT_ARRAY(mbox, BCM2835MboxState, 2, 1,
  233. vmstate_bcm2835_mbox_box, BCM2835Mbox),
  234. VMSTATE_END_OF_LIST()
  235. }
  236. };
  237. static void bcm2835_mbox_init(Object *obj)
  238. {
  239. BCM2835MboxState *s = BCM2835_MBOX(obj);
  240. memory_region_init_io(&s->iomem, obj, &bcm2835_mbox_ops, s,
  241. TYPE_BCM2835_MBOX, 0x400);
  242. sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->iomem);
  243. sysbus_init_irq(SYS_BUS_DEVICE(s), &s->arm_irq);
  244. qdev_init_gpio_in(DEVICE(s), bcm2835_mbox_set_irq, MBOX_CHAN_COUNT);
  245. }
  246. static void bcm2835_mbox_reset(DeviceState *dev)
  247. {
  248. BCM2835MboxState *s = BCM2835_MBOX(dev);
  249. int n;
  250. mbox_reset(&s->mbox[0]);
  251. mbox_reset(&s->mbox[1]);
  252. s->mbox_irq_disabled = false;
  253. for (n = 0; n < MBOX_CHAN_COUNT; n++) {
  254. s->available[n] = false;
  255. }
  256. }
  257. static void bcm2835_mbox_realize(DeviceState *dev, Error **errp)
  258. {
  259. BCM2835MboxState *s = BCM2835_MBOX(dev);
  260. Object *obj;
  261. Error *err = NULL;
  262. obj = object_property_get_link(OBJECT(dev), "mbox-mr", &err);
  263. if (obj == NULL) {
  264. error_setg(errp, "%s: required mbox-mr link not found: %s",
  265. __func__, error_get_pretty(err));
  266. return;
  267. }
  268. s->mbox_mr = MEMORY_REGION(obj);
  269. address_space_init(&s->mbox_as, s->mbox_mr, TYPE_BCM2835_MBOX "-memory");
  270. bcm2835_mbox_reset(dev);
  271. }
  272. static void bcm2835_mbox_class_init(ObjectClass *klass, void *data)
  273. {
  274. DeviceClass *dc = DEVICE_CLASS(klass);
  275. dc->realize = bcm2835_mbox_realize;
  276. dc->reset = bcm2835_mbox_reset;
  277. dc->vmsd = &vmstate_bcm2835_mbox;
  278. }
  279. static TypeInfo bcm2835_mbox_info = {
  280. .name = TYPE_BCM2835_MBOX,
  281. .parent = TYPE_SYS_BUS_DEVICE,
  282. .instance_size = sizeof(BCM2835MboxState),
  283. .class_init = bcm2835_mbox_class_init,
  284. .instance_init = bcm2835_mbox_init,
  285. };
  286. static void bcm2835_mbox_register_types(void)
  287. {
  288. type_register_static(&bcm2835_mbox_info);
  289. }
  290. type_init(bcm2835_mbox_register_types)