2
0

arm11scu.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104
  1. /*
  2. * ARM11MPCore Snoop Control Unit (SCU) emulation
  3. *
  4. * Copyright (c) 2006-2007 CodeSourcery.
  5. * Copyright (c) 2013 SUSE LINUX Products GmbH
  6. * Written by Paul Brook and Andreas Färber
  7. *
  8. * This code is licensed under the GPL.
  9. */
  10. #include "qemu/osdep.h"
  11. #include "hw/misc/arm11scu.h"
  12. #include "hw/qdev-properties.h"
  13. #include "qemu/log.h"
  14. #include "qemu/module.h"
  15. static uint64_t mpcore_scu_read(void *opaque, hwaddr offset,
  16. unsigned size)
  17. {
  18. ARM11SCUState *s = (ARM11SCUState *)opaque;
  19. int id;
  20. /* SCU */
  21. switch (offset) {
  22. case 0x00: /* Control. */
  23. return s->control;
  24. case 0x04: /* Configuration. */
  25. id = ((1 << s->num_cpu) - 1) << 4;
  26. return id | (s->num_cpu - 1);
  27. case 0x08: /* CPU status. */
  28. return 0;
  29. case 0x0c: /* Invalidate all. */
  30. return 0;
  31. default:
  32. qemu_log_mask(LOG_GUEST_ERROR,
  33. "mpcore_priv_read: Bad offset %x\n", (int)offset);
  34. return 0;
  35. }
  36. }
  37. static void mpcore_scu_write(void *opaque, hwaddr offset,
  38. uint64_t value, unsigned size)
  39. {
  40. ARM11SCUState *s = (ARM11SCUState *)opaque;
  41. /* SCU */
  42. switch (offset) {
  43. case 0: /* Control register. */
  44. s->control = value & 1;
  45. break;
  46. case 0x0c: /* Invalidate all. */
  47. /* This is a no-op as cache is not emulated. */
  48. break;
  49. default:
  50. qemu_log_mask(LOG_GUEST_ERROR,
  51. "mpcore_priv_read: Bad offset %x\n", (int)offset);
  52. }
  53. }
  54. static const MemoryRegionOps mpcore_scu_ops = {
  55. .read = mpcore_scu_read,
  56. .write = mpcore_scu_write,
  57. .endianness = DEVICE_NATIVE_ENDIAN,
  58. };
  59. static void arm11_scu_realize(DeviceState *dev, Error **errp)
  60. {
  61. }
  62. static void arm11_scu_init(Object *obj)
  63. {
  64. SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
  65. ARM11SCUState *s = ARM11_SCU(obj);
  66. memory_region_init_io(&s->iomem, OBJECT(s),
  67. &mpcore_scu_ops, s, "mpcore-scu", 0x100);
  68. sysbus_init_mmio(sbd, &s->iomem);
  69. }
  70. static Property arm11_scu_properties[] = {
  71. DEFINE_PROP_UINT32("num-cpu", ARM11SCUState, num_cpu, 1),
  72. DEFINE_PROP_END_OF_LIST()
  73. };
  74. static void arm11_scu_class_init(ObjectClass *oc, void *data)
  75. {
  76. DeviceClass *dc = DEVICE_CLASS(oc);
  77. dc->realize = arm11_scu_realize;
  78. dc->props = arm11_scu_properties;
  79. }
  80. static const TypeInfo arm11_scu_type_info = {
  81. .name = TYPE_ARM11_SCU,
  82. .parent = TYPE_SYS_BUS_DEVICE,
  83. .instance_size = sizeof(ARM11SCUState),
  84. .instance_init = arm11_scu_init,
  85. .class_init = arm11_scu_class_init,
  86. };
  87. static void arm11_scu_register_types(void)
  88. {
  89. type_register_static(&arm11_scu_type_info);
  90. }
  91. type_init(arm11_scu_register_types)