2
0

mips_r4k.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308
  1. /*
  2. * QEMU/MIPS pseudo-board
  3. *
  4. * emulates a simple machine with ISA-like bus.
  5. * ISA IO space mapped to the 0x14000000 (PHYS) and
  6. * ISA memory at the 0x10000000 (PHYS, 16Mb in size).
  7. * All peripherial devices are attached to this "bus" with
  8. * the standard PC ISA addresses.
  9. */
  10. #include "qemu/osdep.h"
  11. #include "qemu/units.h"
  12. #include "qapi/error.h"
  13. #include "qemu-common.h"
  14. #include "cpu.h"
  15. #include "hw/mips/mips.h"
  16. #include "hw/mips/cpudevs.h"
  17. #include "hw/i386/pc.h"
  18. #include "hw/char/serial.h"
  19. #include "hw/isa/isa.h"
  20. #include "net/net.h"
  21. #include "hw/net/ne2000-isa.h"
  22. #include "sysemu/sysemu.h"
  23. #include "hw/boards.h"
  24. #include "hw/block/flash.h"
  25. #include "qemu/log.h"
  26. #include "hw/mips/bios.h"
  27. #include "hw/ide.h"
  28. #include "hw/loader.h"
  29. #include "elf.h"
  30. #include "hw/rtc/mc146818rtc.h"
  31. #include "hw/input/i8042.h"
  32. #include "hw/timer/i8254.h"
  33. #include "exec/address-spaces.h"
  34. #include "sysemu/qtest.h"
  35. #include "sysemu/reset.h"
  36. #include "sysemu/runstate.h"
  37. #include "qemu/error-report.h"
  38. #define MAX_IDE_BUS 2
  39. static const int ide_iobase[2] = { 0x1f0, 0x170 };
  40. static const int ide_iobase2[2] = { 0x3f6, 0x376 };
  41. static const int ide_irq[2] = { 14, 15 };
  42. static ISADevice *pit; /* PIT i8254 */
  43. /* i8254 PIT is attached to the IRQ0 at PIC i8259 */
  44. static struct _loaderparams {
  45. int ram_size;
  46. const char *kernel_filename;
  47. const char *kernel_cmdline;
  48. const char *initrd_filename;
  49. } loaderparams;
  50. static void mips_qemu_write (void *opaque, hwaddr addr,
  51. uint64_t val, unsigned size)
  52. {
  53. if ((addr & 0xffff) == 0 && val == 42)
  54. qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
  55. else if ((addr & 0xffff) == 4 && val == 42)
  56. qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
  57. }
  58. static uint64_t mips_qemu_read (void *opaque, hwaddr addr,
  59. unsigned size)
  60. {
  61. return 0;
  62. }
  63. static const MemoryRegionOps mips_qemu_ops = {
  64. .read = mips_qemu_read,
  65. .write = mips_qemu_write,
  66. .endianness = DEVICE_NATIVE_ENDIAN,
  67. };
  68. typedef struct ResetData {
  69. MIPSCPU *cpu;
  70. uint64_t vector;
  71. } ResetData;
  72. static int64_t load_kernel(void)
  73. {
  74. const size_t params_size = 264;
  75. int64_t entry, kernel_high, initrd_size;
  76. long kernel_size;
  77. ram_addr_t initrd_offset;
  78. uint32_t *params_buf;
  79. int big_endian;
  80. #ifdef TARGET_WORDS_BIGENDIAN
  81. big_endian = 1;
  82. #else
  83. big_endian = 0;
  84. #endif
  85. kernel_size = load_elf(loaderparams.kernel_filename, NULL,
  86. cpu_mips_kseg0_to_phys, NULL,
  87. (uint64_t *)&entry, NULL,
  88. (uint64_t *)&kernel_high, big_endian,
  89. EM_MIPS, 1, 0);
  90. if (kernel_size >= 0) {
  91. if ((entry & ~0x7fffffffULL) == 0x80000000)
  92. entry = (int32_t)entry;
  93. } else {
  94. error_report("could not load kernel '%s': %s",
  95. loaderparams.kernel_filename,
  96. load_elf_strerror(kernel_size));
  97. exit(1);
  98. }
  99. /* load initrd */
  100. initrd_size = 0;
  101. initrd_offset = 0;
  102. if (loaderparams.initrd_filename) {
  103. initrd_size = get_image_size (loaderparams.initrd_filename);
  104. if (initrd_size > 0) {
  105. initrd_offset = (kernel_high + ~INITRD_PAGE_MASK) & INITRD_PAGE_MASK;
  106. if (initrd_offset + initrd_size > ram_size) {
  107. error_report("memory too small for initial ram disk '%s'",
  108. loaderparams.initrd_filename);
  109. exit(1);
  110. }
  111. initrd_size = load_image_targphys(loaderparams.initrd_filename,
  112. initrd_offset,
  113. ram_size - initrd_offset);
  114. }
  115. if (initrd_size == (target_ulong) -1) {
  116. error_report("could not load initial ram disk '%s'",
  117. loaderparams.initrd_filename);
  118. exit(1);
  119. }
  120. }
  121. /* Store command line. */
  122. params_buf = g_malloc(params_size);
  123. params_buf[0] = tswap32(ram_size);
  124. params_buf[1] = tswap32(0x12345678);
  125. if (initrd_size > 0) {
  126. snprintf((char *)params_buf + 8, 256, "rd_start=0x%" PRIx64 " rd_size=%" PRId64 " %s",
  127. cpu_mips_phys_to_kseg0(NULL, initrd_offset),
  128. initrd_size, loaderparams.kernel_cmdline);
  129. } else {
  130. snprintf((char *)params_buf + 8, 256, "%s", loaderparams.kernel_cmdline);
  131. }
  132. rom_add_blob_fixed("params", params_buf, params_size,
  133. 16 * MiB - params_size);
  134. g_free(params_buf);
  135. return entry;
  136. }
  137. static void main_cpu_reset(void *opaque)
  138. {
  139. ResetData *s = (ResetData *)opaque;
  140. CPUMIPSState *env = &s->cpu->env;
  141. cpu_reset(CPU(s->cpu));
  142. env->active_tc.PC = s->vector;
  143. }
  144. static const int sector_len = 32 * KiB;
  145. static
  146. void mips_r4k_init(MachineState *machine)
  147. {
  148. ram_addr_t ram_size = machine->ram_size;
  149. const char *kernel_filename = machine->kernel_filename;
  150. const char *kernel_cmdline = machine->kernel_cmdline;
  151. const char *initrd_filename = machine->initrd_filename;
  152. char *filename;
  153. MemoryRegion *address_space_mem = get_system_memory();
  154. MemoryRegion *ram = g_new(MemoryRegion, 1);
  155. MemoryRegion *bios;
  156. MemoryRegion *iomem = g_new(MemoryRegion, 1);
  157. MemoryRegion *isa_io = g_new(MemoryRegion, 1);
  158. MemoryRegion *isa_mem = g_new(MemoryRegion, 1);
  159. int bios_size;
  160. MIPSCPU *cpu;
  161. CPUMIPSState *env;
  162. ResetData *reset_info;
  163. int i;
  164. qemu_irq *i8259;
  165. ISABus *isa_bus;
  166. DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
  167. DriveInfo *dinfo;
  168. int be;
  169. /* init CPUs */
  170. cpu = MIPS_CPU(cpu_create(machine->cpu_type));
  171. env = &cpu->env;
  172. reset_info = g_malloc0(sizeof(ResetData));
  173. reset_info->cpu = cpu;
  174. reset_info->vector = env->active_tc.PC;
  175. qemu_register_reset(main_cpu_reset, reset_info);
  176. /* allocate RAM */
  177. if (ram_size > 256 * MiB) {
  178. error_report("Too much memory for this machine: %" PRId64 "MB,"
  179. " maximum 256MB", ram_size / MiB);
  180. exit(1);
  181. }
  182. memory_region_allocate_system_memory(ram, NULL, "mips_r4k.ram", ram_size);
  183. memory_region_add_subregion(address_space_mem, 0, ram);
  184. memory_region_init_io(iomem, NULL, &mips_qemu_ops, NULL, "mips-qemu", 0x10000);
  185. memory_region_add_subregion(address_space_mem, 0x1fbf0000, iomem);
  186. /* Try to load a BIOS image. If this fails, we continue regardless,
  187. but initialize the hardware ourselves. When a kernel gets
  188. preloaded we also initialize the hardware, since the BIOS wasn't
  189. run. */
  190. if (bios_name == NULL)
  191. bios_name = BIOS_FILENAME;
  192. filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
  193. if (filename) {
  194. bios_size = get_image_size(filename);
  195. } else {
  196. bios_size = -1;
  197. }
  198. #ifdef TARGET_WORDS_BIGENDIAN
  199. be = 1;
  200. #else
  201. be = 0;
  202. #endif
  203. if ((bios_size > 0) && (bios_size <= BIOS_SIZE)) {
  204. bios = g_new(MemoryRegion, 1);
  205. memory_region_init_ram(bios, NULL, "mips_r4k.bios", BIOS_SIZE,
  206. &error_fatal);
  207. memory_region_set_readonly(bios, true);
  208. memory_region_add_subregion(get_system_memory(), 0x1fc00000, bios);
  209. load_image_targphys(filename, 0x1fc00000, BIOS_SIZE);
  210. } else if ((dinfo = drive_get(IF_PFLASH, 0, 0)) != NULL) {
  211. uint32_t mips_rom = 0x00400000;
  212. if (!pflash_cfi01_register(0x1fc00000, "mips_r4k.bios", mips_rom,
  213. blk_by_legacy_dinfo(dinfo),
  214. sector_len, 4, 0, 0, 0, 0, be)) {
  215. fprintf(stderr, "qemu: Error registering flash memory.\n");
  216. }
  217. } else if (!qtest_enabled()) {
  218. /* not fatal */
  219. warn_report("could not load MIPS bios '%s'", bios_name);
  220. }
  221. g_free(filename);
  222. if (kernel_filename) {
  223. loaderparams.ram_size = ram_size;
  224. loaderparams.kernel_filename = kernel_filename;
  225. loaderparams.kernel_cmdline = kernel_cmdline;
  226. loaderparams.initrd_filename = initrd_filename;
  227. reset_info->vector = load_kernel();
  228. }
  229. /* Init CPU internal devices */
  230. cpu_mips_irq_init_cpu(cpu);
  231. cpu_mips_clock_init(cpu);
  232. /* ISA bus: IO space at 0x14000000, mem space at 0x10000000 */
  233. memory_region_init_alias(isa_io, NULL, "isa-io",
  234. get_system_io(), 0, 0x00010000);
  235. memory_region_init(isa_mem, NULL, "isa-mem", 0x01000000);
  236. memory_region_add_subregion(get_system_memory(), 0x14000000, isa_io);
  237. memory_region_add_subregion(get_system_memory(), 0x10000000, isa_mem);
  238. isa_bus = isa_bus_new(NULL, isa_mem, get_system_io(), &error_abort);
  239. /* The PIC is attached to the MIPS CPU INT0 pin */
  240. i8259 = i8259_init(isa_bus, env->irq[2]);
  241. isa_bus_irqs(isa_bus, i8259);
  242. mc146818_rtc_init(isa_bus, 2000, NULL);
  243. pit = i8254_pit_init(isa_bus, 0x40, 0, NULL);
  244. serial_hds_isa_init(isa_bus, 0, MAX_ISA_SERIAL_PORTS);
  245. isa_vga_init(isa_bus);
  246. if (nd_table[0].used)
  247. isa_ne2000_init(isa_bus, 0x300, 9, &nd_table[0]);
  248. ide_drive_get(hd, ARRAY_SIZE(hd));
  249. for(i = 0; i < MAX_IDE_BUS; i++)
  250. isa_ide_init(isa_bus, ide_iobase[i], ide_iobase2[i], ide_irq[i],
  251. hd[MAX_IDE_DEVS * i],
  252. hd[MAX_IDE_DEVS * i + 1]);
  253. isa_create_simple(isa_bus, TYPE_I8042);
  254. }
  255. static void mips_machine_init(MachineClass *mc)
  256. {
  257. mc->desc = "mips r4k platform";
  258. mc->init = mips_r4k_init;
  259. mc->block_default_type = IF_IDE;
  260. #ifdef TARGET_MIPS64
  261. mc->default_cpu_type = MIPS_CPU_TYPE_NAME("R4000");
  262. #else
  263. mc->default_cpu_type = MIPS_CPU_TYPE_NAME("24Kf");
  264. #endif
  265. }
  266. DEFINE_MACHINE("mips", mips_machine_init)