2
0

mips_jazz.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419
  1. /*
  2. * QEMU MIPS Jazz support
  3. *
  4. * Copyright (c) 2007-2008 Hervé Poussineau
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "qemu-common.h"
  26. #include "hw/mips/mips.h"
  27. #include "hw/mips/cpudevs.h"
  28. #include "hw/i386/pc.h"
  29. #include "hw/dma/i8257.h"
  30. #include "hw/char/serial.h"
  31. #include "hw/char/parallel.h"
  32. #include "hw/isa/isa.h"
  33. #include "hw/block/fdc.h"
  34. #include "sysemu/sysemu.h"
  35. #include "sysemu/arch_init.h"
  36. #include "hw/boards.h"
  37. #include "net/net.h"
  38. #include "hw/scsi/esp.h"
  39. #include "hw/mips/bios.h"
  40. #include "hw/loader.h"
  41. #include "hw/rtc/mc146818rtc.h"
  42. #include "hw/timer/i8254.h"
  43. #include "hw/display/vga.h"
  44. #include "hw/audio/pcspk.h"
  45. #include "hw/input/i8042.h"
  46. #include "hw/sysbus.h"
  47. #include "exec/address-spaces.h"
  48. #include "sysemu/qtest.h"
  49. #include "sysemu/reset.h"
  50. #include "qapi/error.h"
  51. #include "qemu/error-report.h"
  52. #include "qemu/help_option.h"
  53. enum jazz_model_e
  54. {
  55. JAZZ_MAGNUM,
  56. JAZZ_PICA61,
  57. };
  58. static void main_cpu_reset(void *opaque)
  59. {
  60. MIPSCPU *cpu = opaque;
  61. cpu_reset(CPU(cpu));
  62. }
  63. static uint64_t rtc_read(void *opaque, hwaddr addr, unsigned size)
  64. {
  65. uint8_t val;
  66. address_space_read(&address_space_memory, 0x90000071,
  67. MEMTXATTRS_UNSPECIFIED, &val, 1);
  68. return val;
  69. }
  70. static void rtc_write(void *opaque, hwaddr addr,
  71. uint64_t val, unsigned size)
  72. {
  73. uint8_t buf = val & 0xff;
  74. address_space_write(&address_space_memory, 0x90000071,
  75. MEMTXATTRS_UNSPECIFIED, &buf, 1);
  76. }
  77. static const MemoryRegionOps rtc_ops = {
  78. .read = rtc_read,
  79. .write = rtc_write,
  80. .endianness = DEVICE_NATIVE_ENDIAN,
  81. };
  82. static uint64_t dma_dummy_read(void *opaque, hwaddr addr,
  83. unsigned size)
  84. {
  85. /* Nothing to do. That is only to ensure that
  86. * the current DMA acknowledge cycle is completed. */
  87. return 0xff;
  88. }
  89. static void dma_dummy_write(void *opaque, hwaddr addr,
  90. uint64_t val, unsigned size)
  91. {
  92. /* Nothing to do. That is only to ensure that
  93. * the current DMA acknowledge cycle is completed. */
  94. }
  95. static const MemoryRegionOps dma_dummy_ops = {
  96. .read = dma_dummy_read,
  97. .write = dma_dummy_write,
  98. .endianness = DEVICE_NATIVE_ENDIAN,
  99. };
  100. #define MAGNUM_BIOS_SIZE_MAX 0x7e000
  101. #define MAGNUM_BIOS_SIZE (BIOS_SIZE < MAGNUM_BIOS_SIZE_MAX ? BIOS_SIZE : MAGNUM_BIOS_SIZE_MAX)
  102. static void (*real_do_transaction_failed)(CPUState *cpu, hwaddr physaddr,
  103. vaddr addr, unsigned size,
  104. MMUAccessType access_type,
  105. int mmu_idx, MemTxAttrs attrs,
  106. MemTxResult response,
  107. uintptr_t retaddr);
  108. static void mips_jazz_do_transaction_failed(CPUState *cs, hwaddr physaddr,
  109. vaddr addr, unsigned size,
  110. MMUAccessType access_type,
  111. int mmu_idx, MemTxAttrs attrs,
  112. MemTxResult response,
  113. uintptr_t retaddr)
  114. {
  115. if (access_type != MMU_INST_FETCH) {
  116. /* ignore invalid access (ie do not raise exception) */
  117. return;
  118. }
  119. (*real_do_transaction_failed)(cs, physaddr, addr, size, access_type,
  120. mmu_idx, attrs, response, retaddr);
  121. }
  122. static void mips_jazz_init(MachineState *machine,
  123. enum jazz_model_e jazz_model)
  124. {
  125. MemoryRegion *address_space = get_system_memory();
  126. char *filename;
  127. int bios_size, n;
  128. MIPSCPU *cpu;
  129. CPUClass *cc;
  130. CPUMIPSState *env;
  131. qemu_irq *i8259;
  132. rc4030_dma *dmas;
  133. IOMMUMemoryRegion *rc4030_dma_mr;
  134. MemoryRegion *isa_mem = g_new(MemoryRegion, 1);
  135. MemoryRegion *isa_io = g_new(MemoryRegion, 1);
  136. MemoryRegion *rtc = g_new(MemoryRegion, 1);
  137. MemoryRegion *i8042 = g_new(MemoryRegion, 1);
  138. MemoryRegion *dma_dummy = g_new(MemoryRegion, 1);
  139. NICInfo *nd;
  140. DeviceState *dev, *rc4030;
  141. SysBusDevice *sysbus;
  142. ISABus *isa_bus;
  143. ISADevice *pit;
  144. DriveInfo *fds[MAX_FD];
  145. MemoryRegion *ram = g_new(MemoryRegion, 1);
  146. MemoryRegion *bios = g_new(MemoryRegion, 1);
  147. MemoryRegion *bios2 = g_new(MemoryRegion, 1);
  148. SysBusESPState *sysbus_esp;
  149. ESPState *esp;
  150. /* init CPUs */
  151. cpu = MIPS_CPU(cpu_create(machine->cpu_type));
  152. env = &cpu->env;
  153. qemu_register_reset(main_cpu_reset, cpu);
  154. /*
  155. * Chipset returns 0 in invalid reads and do not raise data exceptions.
  156. * However, we can't simply add a global memory region to catch
  157. * everything, as this would make all accesses including instruction
  158. * accesses be ignored and not raise exceptions.
  159. * So instead we hijack the do_transaction_failed method on the CPU, and
  160. * do not raise exceptions for data access.
  161. *
  162. * NOTE: this behaviour of raising exceptions for bad instruction
  163. * fetches but not bad data accesses was added in commit 54e755588cf1e9
  164. * to restore behaviour broken by c658b94f6e8c206, but it is not clear
  165. * whether the real hardware behaves this way. It is possible that
  166. * real hardware ignores bad instruction fetches as well -- if so then
  167. * we could replace this hijacking of CPU methods with a simple global
  168. * memory region that catches all memory accesses, as we do on Malta.
  169. */
  170. cc = CPU_GET_CLASS(cpu);
  171. real_do_transaction_failed = cc->do_transaction_failed;
  172. cc->do_transaction_failed = mips_jazz_do_transaction_failed;
  173. /* allocate RAM */
  174. memory_region_allocate_system_memory(ram, NULL, "mips_jazz.ram",
  175. machine->ram_size);
  176. memory_region_add_subregion(address_space, 0, ram);
  177. memory_region_init_ram(bios, NULL, "mips_jazz.bios", MAGNUM_BIOS_SIZE,
  178. &error_fatal);
  179. memory_region_set_readonly(bios, true);
  180. memory_region_init_alias(bios2, NULL, "mips_jazz.bios", bios,
  181. 0, MAGNUM_BIOS_SIZE);
  182. memory_region_add_subregion(address_space, 0x1fc00000LL, bios);
  183. memory_region_add_subregion(address_space, 0xfff00000LL, bios2);
  184. /* load the BIOS image. */
  185. if (bios_name == NULL)
  186. bios_name = BIOS_FILENAME;
  187. filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
  188. if (filename) {
  189. bios_size = load_image_targphys(filename, 0xfff00000LL,
  190. MAGNUM_BIOS_SIZE);
  191. g_free(filename);
  192. } else {
  193. bios_size = -1;
  194. }
  195. if ((bios_size < 0 || bios_size > MAGNUM_BIOS_SIZE) && !qtest_enabled()) {
  196. error_report("Could not load MIPS bios '%s'", bios_name);
  197. exit(1);
  198. }
  199. /* Init CPU internal devices */
  200. cpu_mips_irq_init_cpu(cpu);
  201. cpu_mips_clock_init(cpu);
  202. /* Chipset */
  203. rc4030 = rc4030_init(&dmas, &rc4030_dma_mr);
  204. sysbus = SYS_BUS_DEVICE(rc4030);
  205. sysbus_connect_irq(sysbus, 0, env->irq[6]);
  206. sysbus_connect_irq(sysbus, 1, env->irq[3]);
  207. memory_region_add_subregion(address_space, 0x80000000,
  208. sysbus_mmio_get_region(sysbus, 0));
  209. memory_region_add_subregion(address_space, 0xf0000000,
  210. sysbus_mmio_get_region(sysbus, 1));
  211. memory_region_init_io(dma_dummy, NULL, &dma_dummy_ops, NULL, "dummy_dma", 0x1000);
  212. memory_region_add_subregion(address_space, 0x8000d000, dma_dummy);
  213. /* ISA bus: IO space at 0x90000000, mem space at 0x91000000 */
  214. memory_region_init(isa_io, NULL, "isa-io", 0x00010000);
  215. memory_region_init(isa_mem, NULL, "isa-mem", 0x01000000);
  216. memory_region_add_subregion(address_space, 0x90000000, isa_io);
  217. memory_region_add_subregion(address_space, 0x91000000, isa_mem);
  218. isa_bus = isa_bus_new(NULL, isa_mem, isa_io, &error_abort);
  219. /* ISA devices */
  220. i8259 = i8259_init(isa_bus, env->irq[4]);
  221. isa_bus_irqs(isa_bus, i8259);
  222. i8257_dma_init(isa_bus, 0);
  223. pit = i8254_pit_init(isa_bus, 0x40, 0, NULL);
  224. pcspk_init(isa_bus, pit);
  225. /* Video card */
  226. switch (jazz_model) {
  227. case JAZZ_MAGNUM:
  228. dev = qdev_create(NULL, "sysbus-g364");
  229. qdev_init_nofail(dev);
  230. sysbus = SYS_BUS_DEVICE(dev);
  231. sysbus_mmio_map(sysbus, 0, 0x60080000);
  232. sysbus_mmio_map(sysbus, 1, 0x40000000);
  233. sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(rc4030, 3));
  234. {
  235. /* Simple ROM, so user doesn't have to provide one */
  236. MemoryRegion *rom_mr = g_new(MemoryRegion, 1);
  237. memory_region_init_ram(rom_mr, NULL, "g364fb.rom", 0x80000,
  238. &error_fatal);
  239. memory_region_set_readonly(rom_mr, true);
  240. uint8_t *rom = memory_region_get_ram_ptr(rom_mr);
  241. memory_region_add_subregion(address_space, 0x60000000, rom_mr);
  242. rom[0] = 0x10; /* Mips G364 */
  243. }
  244. break;
  245. case JAZZ_PICA61:
  246. isa_vga_mm_init(0x40000000, 0x60000000, 0, get_system_memory());
  247. break;
  248. default:
  249. break;
  250. }
  251. /* Network controller */
  252. for (n = 0; n < nb_nics; n++) {
  253. nd = &nd_table[n];
  254. if (!nd->model)
  255. nd->model = g_strdup("dp83932");
  256. if (strcmp(nd->model, "dp83932") == 0) {
  257. qemu_check_nic_model(nd, "dp83932");
  258. dev = qdev_create(NULL, "dp8393x");
  259. qdev_set_nic_properties(dev, nd);
  260. qdev_prop_set_uint8(dev, "it_shift", 2);
  261. qdev_prop_set_ptr(dev, "dma_mr", rc4030_dma_mr);
  262. qdev_init_nofail(dev);
  263. sysbus = SYS_BUS_DEVICE(dev);
  264. sysbus_mmio_map(sysbus, 0, 0x80001000);
  265. sysbus_mmio_map(sysbus, 1, 0x8000b000);
  266. sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(rc4030, 4));
  267. break;
  268. } else if (is_help_option(nd->model)) {
  269. error_report("Supported NICs: dp83932");
  270. exit(1);
  271. } else {
  272. error_report("Unsupported NIC: %s", nd->model);
  273. exit(1);
  274. }
  275. }
  276. /* SCSI adapter */
  277. dev = qdev_create(NULL, TYPE_ESP);
  278. sysbus_esp = ESP_STATE(dev);
  279. esp = &sysbus_esp->esp;
  280. esp->dma_memory_read = rc4030_dma_read;
  281. esp->dma_memory_write = rc4030_dma_write;
  282. esp->dma_opaque = dmas[0];
  283. sysbus_esp->it_shift = 0;
  284. /* XXX for now until rc4030 has been changed to use DMA enable signal */
  285. esp->dma_enabled = 1;
  286. qdev_init_nofail(dev);
  287. sysbus = SYS_BUS_DEVICE(dev);
  288. sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(rc4030, 5));
  289. sysbus_mmio_map(sysbus, 0, 0x80002000);
  290. scsi_bus_legacy_handle_cmdline(&esp->bus);
  291. /* Floppy */
  292. for (n = 0; n < MAX_FD; n++) {
  293. fds[n] = drive_get(IF_FLOPPY, 0, n);
  294. }
  295. /* FIXME: we should enable DMA with a custom IsaDma device */
  296. fdctrl_init_sysbus(qdev_get_gpio_in(rc4030, 1), -1, 0x80003000, fds);
  297. /* Real time clock */
  298. mc146818_rtc_init(isa_bus, 1980, NULL);
  299. memory_region_init_io(rtc, NULL, &rtc_ops, NULL, "rtc", 0x1000);
  300. memory_region_add_subregion(address_space, 0x80004000, rtc);
  301. /* Keyboard (i8042) */
  302. i8042_mm_init(qdev_get_gpio_in(rc4030, 6), qdev_get_gpio_in(rc4030, 7),
  303. i8042, 0x1000, 0x1);
  304. memory_region_add_subregion(address_space, 0x80005000, i8042);
  305. /* Serial ports */
  306. if (serial_hd(0)) {
  307. serial_mm_init(address_space, 0x80006000, 0,
  308. qdev_get_gpio_in(rc4030, 8), 8000000/16,
  309. serial_hd(0), DEVICE_NATIVE_ENDIAN);
  310. }
  311. if (serial_hd(1)) {
  312. serial_mm_init(address_space, 0x80007000, 0,
  313. qdev_get_gpio_in(rc4030, 9), 8000000/16,
  314. serial_hd(1), DEVICE_NATIVE_ENDIAN);
  315. }
  316. /* Parallel port */
  317. if (parallel_hds[0])
  318. parallel_mm_init(address_space, 0x80008000, 0,
  319. qdev_get_gpio_in(rc4030, 0), parallel_hds[0]);
  320. /* FIXME: missing Jazz sound at 0x8000c000, rc4030[2] */
  321. /* NVRAM */
  322. dev = qdev_create(NULL, "ds1225y");
  323. qdev_init_nofail(dev);
  324. sysbus = SYS_BUS_DEVICE(dev);
  325. sysbus_mmio_map(sysbus, 0, 0x80009000);
  326. /* LED indicator */
  327. sysbus_create_simple("jazz-led", 0x8000f000, NULL);
  328. g_free(dmas);
  329. }
  330. static
  331. void mips_magnum_init(MachineState *machine)
  332. {
  333. mips_jazz_init(machine, JAZZ_MAGNUM);
  334. }
  335. static
  336. void mips_pica61_init(MachineState *machine)
  337. {
  338. mips_jazz_init(machine, JAZZ_PICA61);
  339. }
  340. static void mips_magnum_class_init(ObjectClass *oc, void *data)
  341. {
  342. MachineClass *mc = MACHINE_CLASS(oc);
  343. mc->desc = "MIPS Magnum";
  344. mc->init = mips_magnum_init;
  345. mc->block_default_type = IF_SCSI;
  346. mc->default_cpu_type = MIPS_CPU_TYPE_NAME("R4000");
  347. }
  348. static const TypeInfo mips_magnum_type = {
  349. .name = MACHINE_TYPE_NAME("magnum"),
  350. .parent = TYPE_MACHINE,
  351. .class_init = mips_magnum_class_init,
  352. };
  353. static void mips_pica61_class_init(ObjectClass *oc, void *data)
  354. {
  355. MachineClass *mc = MACHINE_CLASS(oc);
  356. mc->desc = "Acer Pica 61";
  357. mc->init = mips_pica61_init;
  358. mc->block_default_type = IF_SCSI;
  359. mc->default_cpu_type = MIPS_CPU_TYPE_NAME("R4000");
  360. }
  361. static const TypeInfo mips_pica61_type = {
  362. .name = MACHINE_TYPE_NAME("pica61"),
  363. .parent = TYPE_MACHINE,
  364. .class_init = mips_pica61_class_init,
  365. };
  366. static void mips_jazz_machine_init(void)
  367. {
  368. type_register_static(&mips_magnum_type);
  369. type_register_static(&mips_pica61_type);
  370. }
  371. type_init(mips_jazz_machine_init)