gt64xxx_pci.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289
  1. /*
  2. * QEMU GT64120 PCI host
  3. *
  4. * Copyright (c) 2006,2007 Aurelien Jarno
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "qemu/units.h"
  26. #include "qemu/log.h"
  27. #include "hw/mips/mips.h"
  28. #include "hw/pci/pci.h"
  29. #include "hw/pci/pci_host.h"
  30. #include "hw/southbridge/piix.h"
  31. #include "migration/vmstate.h"
  32. #include "hw/i386/pc.h"
  33. #include "hw/irq.h"
  34. #include "exec/address-spaces.h"
  35. #include "trace.h"
  36. #define GT_REGS (0x1000 >> 2)
  37. /* CPU Configuration */
  38. #define GT_CPU (0x000 >> 2)
  39. #define GT_MULTI (0x120 >> 2)
  40. /* CPU Address Decode */
  41. #define GT_SCS10LD (0x008 >> 2)
  42. #define GT_SCS10HD (0x010 >> 2)
  43. #define GT_SCS32LD (0x018 >> 2)
  44. #define GT_SCS32HD (0x020 >> 2)
  45. #define GT_CS20LD (0x028 >> 2)
  46. #define GT_CS20HD (0x030 >> 2)
  47. #define GT_CS3BOOTLD (0x038 >> 2)
  48. #define GT_CS3BOOTHD (0x040 >> 2)
  49. #define GT_PCI0IOLD (0x048 >> 2)
  50. #define GT_PCI0IOHD (0x050 >> 2)
  51. #define GT_PCI0M0LD (0x058 >> 2)
  52. #define GT_PCI0M0HD (0x060 >> 2)
  53. #define GT_PCI0M1LD (0x080 >> 2)
  54. #define GT_PCI0M1HD (0x088 >> 2)
  55. #define GT_PCI1IOLD (0x090 >> 2)
  56. #define GT_PCI1IOHD (0x098 >> 2)
  57. #define GT_PCI1M0LD (0x0a0 >> 2)
  58. #define GT_PCI1M0HD (0x0a8 >> 2)
  59. #define GT_PCI1M1LD (0x0b0 >> 2)
  60. #define GT_PCI1M1HD (0x0b8 >> 2)
  61. #define GT_ISD (0x068 >> 2)
  62. #define GT_SCS10AR (0x0d0 >> 2)
  63. #define GT_SCS32AR (0x0d8 >> 2)
  64. #define GT_CS20R (0x0e0 >> 2)
  65. #define GT_CS3BOOTR (0x0e8 >> 2)
  66. #define GT_PCI0IOREMAP (0x0f0 >> 2)
  67. #define GT_PCI0M0REMAP (0x0f8 >> 2)
  68. #define GT_PCI0M1REMAP (0x100 >> 2)
  69. #define GT_PCI1IOREMAP (0x108 >> 2)
  70. #define GT_PCI1M0REMAP (0x110 >> 2)
  71. #define GT_PCI1M1REMAP (0x118 >> 2)
  72. /* CPU Error Report */
  73. #define GT_CPUERR_ADDRLO (0x070 >> 2)
  74. #define GT_CPUERR_ADDRHI (0x078 >> 2)
  75. #define GT_CPUERR_DATALO (0x128 >> 2) /* GT-64120A only */
  76. #define GT_CPUERR_DATAHI (0x130 >> 2) /* GT-64120A only */
  77. #define GT_CPUERR_PARITY (0x138 >> 2) /* GT-64120A only */
  78. /* CPU Sync Barrier */
  79. #define GT_PCI0SYNC (0x0c0 >> 2)
  80. #define GT_PCI1SYNC (0x0c8 >> 2)
  81. /* SDRAM and Device Address Decode */
  82. #define GT_SCS0LD (0x400 >> 2)
  83. #define GT_SCS0HD (0x404 >> 2)
  84. #define GT_SCS1LD (0x408 >> 2)
  85. #define GT_SCS1HD (0x40c >> 2)
  86. #define GT_SCS2LD (0x410 >> 2)
  87. #define GT_SCS2HD (0x414 >> 2)
  88. #define GT_SCS3LD (0x418 >> 2)
  89. #define GT_SCS3HD (0x41c >> 2)
  90. #define GT_CS0LD (0x420 >> 2)
  91. #define GT_CS0HD (0x424 >> 2)
  92. #define GT_CS1LD (0x428 >> 2)
  93. #define GT_CS1HD (0x42c >> 2)
  94. #define GT_CS2LD (0x430 >> 2)
  95. #define GT_CS2HD (0x434 >> 2)
  96. #define GT_CS3LD (0x438 >> 2)
  97. #define GT_CS3HD (0x43c >> 2)
  98. #define GT_BOOTLD (0x440 >> 2)
  99. #define GT_BOOTHD (0x444 >> 2)
  100. #define GT_ADERR (0x470 >> 2)
  101. /* SDRAM Configuration */
  102. #define GT_SDRAM_CFG (0x448 >> 2)
  103. #define GT_SDRAM_OPMODE (0x474 >> 2)
  104. #define GT_SDRAM_BM (0x478 >> 2)
  105. #define GT_SDRAM_ADDRDECODE (0x47c >> 2)
  106. /* SDRAM Parameters */
  107. #define GT_SDRAM_B0 (0x44c >> 2)
  108. #define GT_SDRAM_B1 (0x450 >> 2)
  109. #define GT_SDRAM_B2 (0x454 >> 2)
  110. #define GT_SDRAM_B3 (0x458 >> 2)
  111. /* Device Parameters */
  112. #define GT_DEV_B0 (0x45c >> 2)
  113. #define GT_DEV_B1 (0x460 >> 2)
  114. #define GT_DEV_B2 (0x464 >> 2)
  115. #define GT_DEV_B3 (0x468 >> 2)
  116. #define GT_DEV_BOOT (0x46c >> 2)
  117. /* ECC */
  118. #define GT_ECC_ERRDATALO (0x480 >> 2) /* GT-64120A only */
  119. #define GT_ECC_ERRDATAHI (0x484 >> 2) /* GT-64120A only */
  120. #define GT_ECC_MEM (0x488 >> 2) /* GT-64120A only */
  121. #define GT_ECC_CALC (0x48c >> 2) /* GT-64120A only */
  122. #define GT_ECC_ERRADDR (0x490 >> 2) /* GT-64120A only */
  123. /* DMA Record */
  124. #define GT_DMA0_CNT (0x800 >> 2)
  125. #define GT_DMA1_CNT (0x804 >> 2)
  126. #define GT_DMA2_CNT (0x808 >> 2)
  127. #define GT_DMA3_CNT (0x80c >> 2)
  128. #define GT_DMA0_SA (0x810 >> 2)
  129. #define GT_DMA1_SA (0x814 >> 2)
  130. #define GT_DMA2_SA (0x818 >> 2)
  131. #define GT_DMA3_SA (0x81c >> 2)
  132. #define GT_DMA0_DA (0x820 >> 2)
  133. #define GT_DMA1_DA (0x824 >> 2)
  134. #define GT_DMA2_DA (0x828 >> 2)
  135. #define GT_DMA3_DA (0x82c >> 2)
  136. #define GT_DMA0_NEXT (0x830 >> 2)
  137. #define GT_DMA1_NEXT (0x834 >> 2)
  138. #define GT_DMA2_NEXT (0x838 >> 2)
  139. #define GT_DMA3_NEXT (0x83c >> 2)
  140. #define GT_DMA0_CUR (0x870 >> 2)
  141. #define GT_DMA1_CUR (0x874 >> 2)
  142. #define GT_DMA2_CUR (0x878 >> 2)
  143. #define GT_DMA3_CUR (0x87c >> 2)
  144. /* DMA Channel Control */
  145. #define GT_DMA0_CTRL (0x840 >> 2)
  146. #define GT_DMA1_CTRL (0x844 >> 2)
  147. #define GT_DMA2_CTRL (0x848 >> 2)
  148. #define GT_DMA3_CTRL (0x84c >> 2)
  149. /* DMA Arbiter */
  150. #define GT_DMA_ARB (0x860 >> 2)
  151. /* Timer/Counter */
  152. #define GT_TC0 (0x850 >> 2)
  153. #define GT_TC1 (0x854 >> 2)
  154. #define GT_TC2 (0x858 >> 2)
  155. #define GT_TC3 (0x85c >> 2)
  156. #define GT_TC_CONTROL (0x864 >> 2)
  157. /* PCI Internal */
  158. #define GT_PCI0_CMD (0xc00 >> 2)
  159. #define GT_PCI0_TOR (0xc04 >> 2)
  160. #define GT_PCI0_BS_SCS10 (0xc08 >> 2)
  161. #define GT_PCI0_BS_SCS32 (0xc0c >> 2)
  162. #define GT_PCI0_BS_CS20 (0xc10 >> 2)
  163. #define GT_PCI0_BS_CS3BT (0xc14 >> 2)
  164. #define GT_PCI1_IACK (0xc30 >> 2)
  165. #define GT_PCI0_IACK (0xc34 >> 2)
  166. #define GT_PCI0_BARE (0xc3c >> 2)
  167. #define GT_PCI0_PREFMBR (0xc40 >> 2)
  168. #define GT_PCI0_SCS10_BAR (0xc48 >> 2)
  169. #define GT_PCI0_SCS32_BAR (0xc4c >> 2)
  170. #define GT_PCI0_CS20_BAR (0xc50 >> 2)
  171. #define GT_PCI0_CS3BT_BAR (0xc54 >> 2)
  172. #define GT_PCI0_SSCS10_BAR (0xc58 >> 2)
  173. #define GT_PCI0_SSCS32_BAR (0xc5c >> 2)
  174. #define GT_PCI0_SCS3BT_BAR (0xc64 >> 2)
  175. #define GT_PCI1_CMD (0xc80 >> 2)
  176. #define GT_PCI1_TOR (0xc84 >> 2)
  177. #define GT_PCI1_BS_SCS10 (0xc88 >> 2)
  178. #define GT_PCI1_BS_SCS32 (0xc8c >> 2)
  179. #define GT_PCI1_BS_CS20 (0xc90 >> 2)
  180. #define GT_PCI1_BS_CS3BT (0xc94 >> 2)
  181. #define GT_PCI1_BARE (0xcbc >> 2)
  182. #define GT_PCI1_PREFMBR (0xcc0 >> 2)
  183. #define GT_PCI1_SCS10_BAR (0xcc8 >> 2)
  184. #define GT_PCI1_SCS32_BAR (0xccc >> 2)
  185. #define GT_PCI1_CS20_BAR (0xcd0 >> 2)
  186. #define GT_PCI1_CS3BT_BAR (0xcd4 >> 2)
  187. #define GT_PCI1_SSCS10_BAR (0xcd8 >> 2)
  188. #define GT_PCI1_SSCS32_BAR (0xcdc >> 2)
  189. #define GT_PCI1_SCS3BT_BAR (0xce4 >> 2)
  190. #define GT_PCI1_CFGADDR (0xcf0 >> 2)
  191. #define GT_PCI1_CFGDATA (0xcf4 >> 2)
  192. #define GT_PCI0_CFGADDR (0xcf8 >> 2)
  193. #define GT_PCI0_CFGDATA (0xcfc >> 2)
  194. /* Interrupts */
  195. #define GT_INTRCAUSE (0xc18 >> 2)
  196. #define GT_INTRMASK (0xc1c >> 2)
  197. #define GT_PCI0_ICMASK (0xc24 >> 2)
  198. #define GT_PCI0_SERR0MASK (0xc28 >> 2)
  199. #define GT_CPU_INTSEL (0xc70 >> 2)
  200. #define GT_PCI0_INTSEL (0xc74 >> 2)
  201. #define GT_HINTRCAUSE (0xc98 >> 2)
  202. #define GT_HINTRMASK (0xc9c >> 2)
  203. #define GT_PCI0_HICMASK (0xca4 >> 2)
  204. #define GT_PCI1_SERR1MASK (0xca8 >> 2)
  205. #define PCI_MAPPING_ENTRY(regname) \
  206. hwaddr regname ##_start; \
  207. hwaddr regname ##_length; \
  208. MemoryRegion regname ##_mem
  209. #define TYPE_GT64120_PCI_HOST_BRIDGE "gt64120"
  210. #define GT64120_PCI_HOST_BRIDGE(obj) \
  211. OBJECT_CHECK(GT64120State, (obj), TYPE_GT64120_PCI_HOST_BRIDGE)
  212. typedef struct GT64120State {
  213. PCIHostState parent_obj;
  214. uint32_t regs[GT_REGS];
  215. PCI_MAPPING_ENTRY(PCI0IO);
  216. PCI_MAPPING_ENTRY(PCI0M0);
  217. PCI_MAPPING_ENTRY(PCI0M1);
  218. PCI_MAPPING_ENTRY(ISD);
  219. MemoryRegion pci0_mem;
  220. AddressSpace pci0_mem_as;
  221. } GT64120State;
  222. /* Adjust range to avoid touching space which isn't mappable via PCI */
  223. /*
  224. * XXX: Hardcoded values for Malta: 0x1e000000 - 0x1f100000
  225. * 0x1fc00000 - 0x1fd00000
  226. */
  227. static void check_reserved_space(hwaddr *start, hwaddr *length)
  228. {
  229. hwaddr begin = *start;
  230. hwaddr end = *start + *length;
  231. if (end >= 0x1e000000LL && end < 0x1f100000LL) {
  232. end = 0x1e000000LL;
  233. }
  234. if (begin >= 0x1e000000LL && begin < 0x1f100000LL) {
  235. begin = 0x1f100000LL;
  236. }
  237. if (end >= 0x1fc00000LL && end < 0x1fd00000LL) {
  238. end = 0x1fc00000LL;
  239. }
  240. if (begin >= 0x1fc00000LL && begin < 0x1fd00000LL) {
  241. begin = 0x1fd00000LL;
  242. }
  243. /* XXX: This is broken when a reserved range splits the requested range */
  244. if (end >= 0x1f100000LL && begin < 0x1e000000LL) {
  245. end = 0x1e000000LL;
  246. }
  247. if (end >= 0x1fd00000LL && begin < 0x1fc00000LL) {
  248. end = 0x1fc00000LL;
  249. }
  250. *start = begin;
  251. *length = end - begin;
  252. }
  253. static void gt64120_isd_mapping(GT64120State *s)
  254. {
  255. /* Bits 14:0 of ISD map to bits 35:21 of the start address. */
  256. hwaddr start = ((hwaddr)s->regs[GT_ISD] << 21) & 0xFFFE00000ull;
  257. hwaddr length = 0x1000;
  258. if (s->ISD_length) {
  259. memory_region_del_subregion(get_system_memory(), &s->ISD_mem);
  260. }
  261. check_reserved_space(&start, &length);
  262. length = 0x1000;
  263. /* Map new address */
  264. trace_gt64120_isd_remap(s->ISD_length, s->ISD_start, length, start);
  265. s->ISD_start = start;
  266. s->ISD_length = length;
  267. memory_region_add_subregion(get_system_memory(), s->ISD_start, &s->ISD_mem);
  268. }
  269. static void gt64120_pci_mapping(GT64120State *s)
  270. {
  271. /* Update PCI0IO mapping */
  272. if ((s->regs[GT_PCI0IOLD] & 0x7f) <= s->regs[GT_PCI0IOHD]) {
  273. /* Unmap old IO address */
  274. if (s->PCI0IO_length) {
  275. memory_region_del_subregion(get_system_memory(), &s->PCI0IO_mem);
  276. object_unparent(OBJECT(&s->PCI0IO_mem));
  277. }
  278. /* Map new IO address */
  279. s->PCI0IO_start = s->regs[GT_PCI0IOLD] << 21;
  280. s->PCI0IO_length = ((s->regs[GT_PCI0IOHD] + 1) -
  281. (s->regs[GT_PCI0IOLD] & 0x7f)) << 21;
  282. if (s->PCI0IO_length) {
  283. memory_region_init_alias(&s->PCI0IO_mem, OBJECT(s), "pci0-io",
  284. get_system_io(), 0, s->PCI0IO_length);
  285. memory_region_add_subregion(get_system_memory(), s->PCI0IO_start,
  286. &s->PCI0IO_mem);
  287. }
  288. }
  289. /* Update PCI0M0 mapping */
  290. if ((s->regs[GT_PCI0M0LD] & 0x7f) <= s->regs[GT_PCI0M0HD]) {
  291. /* Unmap old MEM address */
  292. if (s->PCI0M0_length) {
  293. memory_region_del_subregion(get_system_memory(), &s->PCI0M0_mem);
  294. object_unparent(OBJECT(&s->PCI0M0_mem));
  295. }
  296. /* Map new mem address */
  297. s->PCI0M0_start = s->regs[GT_PCI0M0LD] << 21;
  298. s->PCI0M0_length = ((s->regs[GT_PCI0M0HD] + 1) -
  299. (s->regs[GT_PCI0M0LD] & 0x7f)) << 21;
  300. if (s->PCI0M0_length) {
  301. memory_region_init_alias(&s->PCI0M0_mem, OBJECT(s), "pci0-mem0",
  302. &s->pci0_mem, s->PCI0M0_start,
  303. s->PCI0M0_length);
  304. memory_region_add_subregion(get_system_memory(), s->PCI0M0_start,
  305. &s->PCI0M0_mem);
  306. }
  307. }
  308. /* Update PCI0M1 mapping */
  309. if ((s->regs[GT_PCI0M1LD] & 0x7f) <= s->regs[GT_PCI0M1HD]) {
  310. /* Unmap old MEM address */
  311. if (s->PCI0M1_length) {
  312. memory_region_del_subregion(get_system_memory(), &s->PCI0M1_mem);
  313. object_unparent(OBJECT(&s->PCI0M1_mem));
  314. }
  315. /* Map new mem address */
  316. s->PCI0M1_start = s->regs[GT_PCI0M1LD] << 21;
  317. s->PCI0M1_length = ((s->regs[GT_PCI0M1HD] + 1) -
  318. (s->regs[GT_PCI0M1LD] & 0x7f)) << 21;
  319. if (s->PCI0M1_length) {
  320. memory_region_init_alias(&s->PCI0M1_mem, OBJECT(s), "pci0-mem1",
  321. &s->pci0_mem, s->PCI0M1_start,
  322. s->PCI0M1_length);
  323. memory_region_add_subregion(get_system_memory(), s->PCI0M1_start,
  324. &s->PCI0M1_mem);
  325. }
  326. }
  327. }
  328. static int gt64120_post_load(void *opaque, int version_id)
  329. {
  330. GT64120State *s = opaque;
  331. gt64120_isd_mapping(s);
  332. gt64120_pci_mapping(s);
  333. return 0;
  334. }
  335. static const VMStateDescription vmstate_gt64120 = {
  336. .name = "gt64120",
  337. .version_id = 1,
  338. .minimum_version_id = 1,
  339. .post_load = gt64120_post_load,
  340. .fields = (VMStateField[]) {
  341. VMSTATE_UINT32_ARRAY(regs, GT64120State, GT_REGS),
  342. VMSTATE_END_OF_LIST()
  343. }
  344. };
  345. static void gt64120_writel(void *opaque, hwaddr addr,
  346. uint64_t val, unsigned size)
  347. {
  348. GT64120State *s = opaque;
  349. PCIHostState *phb = PCI_HOST_BRIDGE(s);
  350. uint32_t saddr;
  351. if (!(s->regs[GT_CPU] & 0x00001000)) {
  352. val = bswap32(val);
  353. }
  354. saddr = (addr & 0xfff) >> 2;
  355. switch (saddr) {
  356. /* CPU Configuration */
  357. case GT_CPU:
  358. s->regs[GT_CPU] = val;
  359. break;
  360. case GT_MULTI:
  361. /* Read-only register as only one GT64xxx is present on the CPU bus */
  362. break;
  363. /* CPU Address Decode */
  364. case GT_PCI0IOLD:
  365. s->regs[GT_PCI0IOLD] = val & 0x00007fff;
  366. s->regs[GT_PCI0IOREMAP] = val & 0x000007ff;
  367. gt64120_pci_mapping(s);
  368. break;
  369. case GT_PCI0M0LD:
  370. s->regs[GT_PCI0M0LD] = val & 0x00007fff;
  371. s->regs[GT_PCI0M0REMAP] = val & 0x000007ff;
  372. gt64120_pci_mapping(s);
  373. break;
  374. case GT_PCI0M1LD:
  375. s->regs[GT_PCI0M1LD] = val & 0x00007fff;
  376. s->regs[GT_PCI0M1REMAP] = val & 0x000007ff;
  377. gt64120_pci_mapping(s);
  378. break;
  379. case GT_PCI1IOLD:
  380. s->regs[GT_PCI1IOLD] = val & 0x00007fff;
  381. s->regs[GT_PCI1IOREMAP] = val & 0x000007ff;
  382. break;
  383. case GT_PCI1M0LD:
  384. s->regs[GT_PCI1M0LD] = val & 0x00007fff;
  385. s->regs[GT_PCI1M0REMAP] = val & 0x000007ff;
  386. break;
  387. case GT_PCI1M1LD:
  388. s->regs[GT_PCI1M1LD] = val & 0x00007fff;
  389. s->regs[GT_PCI1M1REMAP] = val & 0x000007ff;
  390. break;
  391. case GT_PCI0M0HD:
  392. case GT_PCI0M1HD:
  393. case GT_PCI0IOHD:
  394. s->regs[saddr] = val & 0x0000007f;
  395. gt64120_pci_mapping(s);
  396. break;
  397. case GT_PCI1IOHD:
  398. case GT_PCI1M0HD:
  399. case GT_PCI1M1HD:
  400. s->regs[saddr] = val & 0x0000007f;
  401. break;
  402. case GT_ISD:
  403. s->regs[saddr] = val & 0x00007fff;
  404. gt64120_isd_mapping(s);
  405. break;
  406. case GT_PCI0IOREMAP:
  407. case GT_PCI0M0REMAP:
  408. case GT_PCI0M1REMAP:
  409. case GT_PCI1IOREMAP:
  410. case GT_PCI1M0REMAP:
  411. case GT_PCI1M1REMAP:
  412. s->regs[saddr] = val & 0x000007ff;
  413. break;
  414. /* CPU Error Report */
  415. case GT_CPUERR_ADDRLO:
  416. case GT_CPUERR_ADDRHI:
  417. case GT_CPUERR_DATALO:
  418. case GT_CPUERR_DATAHI:
  419. case GT_CPUERR_PARITY:
  420. /* Read-only registers, do nothing */
  421. qemu_log_mask(LOG_GUEST_ERROR,
  422. "gt64120: Read-only register write "
  423. "reg:0x03%x size:%u value:0x%0*" PRIx64 "\n",
  424. saddr << 2, size, size << 1, val);
  425. break;
  426. /* CPU Sync Barrier */
  427. case GT_PCI0SYNC:
  428. case GT_PCI1SYNC:
  429. /* Read-only registers, do nothing */
  430. qemu_log_mask(LOG_GUEST_ERROR,
  431. "gt64120: Read-only register write "
  432. "reg:0x03%x size:%u value:0x%0*" PRIx64 "\n",
  433. saddr << 2, size, size << 1, val);
  434. break;
  435. /* SDRAM and Device Address Decode */
  436. case GT_SCS0LD:
  437. case GT_SCS0HD:
  438. case GT_SCS1LD:
  439. case GT_SCS1HD:
  440. case GT_SCS2LD:
  441. case GT_SCS2HD:
  442. case GT_SCS3LD:
  443. case GT_SCS3HD:
  444. case GT_CS0LD:
  445. case GT_CS0HD:
  446. case GT_CS1LD:
  447. case GT_CS1HD:
  448. case GT_CS2LD:
  449. case GT_CS2HD:
  450. case GT_CS3LD:
  451. case GT_CS3HD:
  452. case GT_BOOTLD:
  453. case GT_BOOTHD:
  454. case GT_ADERR:
  455. /* SDRAM Configuration */
  456. case GT_SDRAM_CFG:
  457. case GT_SDRAM_OPMODE:
  458. case GT_SDRAM_BM:
  459. case GT_SDRAM_ADDRDECODE:
  460. /* Accept and ignore SDRAM interleave configuration */
  461. s->regs[saddr] = val;
  462. break;
  463. /* Device Parameters */
  464. case GT_DEV_B0:
  465. case GT_DEV_B1:
  466. case GT_DEV_B2:
  467. case GT_DEV_B3:
  468. case GT_DEV_BOOT:
  469. /* Not implemented */
  470. qemu_log_mask(LOG_UNIMP,
  471. "gt64120: Unimplemented device register write "
  472. "reg:0x03%x size:%u value:0x%0*" PRIx64 "\n",
  473. saddr << 2, size, size << 1, val);
  474. break;
  475. /* ECC */
  476. case GT_ECC_ERRDATALO:
  477. case GT_ECC_ERRDATAHI:
  478. case GT_ECC_MEM:
  479. case GT_ECC_CALC:
  480. case GT_ECC_ERRADDR:
  481. /* Read-only registers, do nothing */
  482. qemu_log_mask(LOG_GUEST_ERROR,
  483. "gt64120: Read-only register write "
  484. "reg:0x03%x size:%u value:0x%0*" PRIx64 "\n",
  485. saddr << 2, size, size << 1, val);
  486. break;
  487. /* DMA Record */
  488. case GT_DMA0_CNT:
  489. case GT_DMA1_CNT:
  490. case GT_DMA2_CNT:
  491. case GT_DMA3_CNT:
  492. case GT_DMA0_SA:
  493. case GT_DMA1_SA:
  494. case GT_DMA2_SA:
  495. case GT_DMA3_SA:
  496. case GT_DMA0_DA:
  497. case GT_DMA1_DA:
  498. case GT_DMA2_DA:
  499. case GT_DMA3_DA:
  500. case GT_DMA0_NEXT:
  501. case GT_DMA1_NEXT:
  502. case GT_DMA2_NEXT:
  503. case GT_DMA3_NEXT:
  504. case GT_DMA0_CUR:
  505. case GT_DMA1_CUR:
  506. case GT_DMA2_CUR:
  507. case GT_DMA3_CUR:
  508. /* DMA Channel Control */
  509. case GT_DMA0_CTRL:
  510. case GT_DMA1_CTRL:
  511. case GT_DMA2_CTRL:
  512. case GT_DMA3_CTRL:
  513. /* DMA Arbiter */
  514. case GT_DMA_ARB:
  515. /* Not implemented */
  516. qemu_log_mask(LOG_UNIMP,
  517. "gt64120: Unimplemented DMA register write "
  518. "reg:0x03%x size:%u value:0x%0*" PRIx64 "\n",
  519. saddr << 2, size, size << 1, val);
  520. break;
  521. /* Timer/Counter */
  522. case GT_TC0:
  523. case GT_TC1:
  524. case GT_TC2:
  525. case GT_TC3:
  526. case GT_TC_CONTROL:
  527. /* Not implemented */
  528. qemu_log_mask(LOG_UNIMP,
  529. "gt64120: Unimplemented timer register write "
  530. "reg:0x03%x size:%u value:0x%0*" PRIx64 "\n",
  531. saddr << 2, size, size << 1, val);
  532. break;
  533. /* PCI Internal */
  534. case GT_PCI0_CMD:
  535. case GT_PCI1_CMD:
  536. s->regs[saddr] = val & 0x0401fc0f;
  537. break;
  538. case GT_PCI0_TOR:
  539. case GT_PCI0_BS_SCS10:
  540. case GT_PCI0_BS_SCS32:
  541. case GT_PCI0_BS_CS20:
  542. case GT_PCI0_BS_CS3BT:
  543. case GT_PCI1_IACK:
  544. case GT_PCI0_IACK:
  545. case GT_PCI0_BARE:
  546. case GT_PCI0_PREFMBR:
  547. case GT_PCI0_SCS10_BAR:
  548. case GT_PCI0_SCS32_BAR:
  549. case GT_PCI0_CS20_BAR:
  550. case GT_PCI0_CS3BT_BAR:
  551. case GT_PCI0_SSCS10_BAR:
  552. case GT_PCI0_SSCS32_BAR:
  553. case GT_PCI0_SCS3BT_BAR:
  554. case GT_PCI1_TOR:
  555. case GT_PCI1_BS_SCS10:
  556. case GT_PCI1_BS_SCS32:
  557. case GT_PCI1_BS_CS20:
  558. case GT_PCI1_BS_CS3BT:
  559. case GT_PCI1_BARE:
  560. case GT_PCI1_PREFMBR:
  561. case GT_PCI1_SCS10_BAR:
  562. case GT_PCI1_SCS32_BAR:
  563. case GT_PCI1_CS20_BAR:
  564. case GT_PCI1_CS3BT_BAR:
  565. case GT_PCI1_SSCS10_BAR:
  566. case GT_PCI1_SSCS32_BAR:
  567. case GT_PCI1_SCS3BT_BAR:
  568. case GT_PCI1_CFGADDR:
  569. case GT_PCI1_CFGDATA:
  570. /* not implemented */
  571. qemu_log_mask(LOG_UNIMP,
  572. "gt64120: Unimplemented timer register write "
  573. "reg:0x03%x size:%u value:0x%0*" PRIx64 "\n",
  574. saddr << 2, size, size << 1, val);
  575. break;
  576. case GT_PCI0_CFGADDR:
  577. phb->config_reg = val & 0x80fffffc;
  578. break;
  579. case GT_PCI0_CFGDATA:
  580. if (!(s->regs[GT_PCI0_CMD] & 1) && (phb->config_reg & 0x00fff800)) {
  581. val = bswap32(val);
  582. }
  583. if (phb->config_reg & (1u << 31)) {
  584. pci_data_write(phb->bus, phb->config_reg, val, 4);
  585. }
  586. break;
  587. /* Interrupts */
  588. case GT_INTRCAUSE:
  589. /* not really implemented */
  590. s->regs[saddr] = ~(~(s->regs[saddr]) | ~(val & 0xfffffffe));
  591. s->regs[saddr] |= !!(s->regs[saddr] & 0xfffffffe);
  592. trace_gt64120_write("INTRCAUSE", size, val);
  593. break;
  594. case GT_INTRMASK:
  595. s->regs[saddr] = val & 0x3c3ffffe;
  596. trace_gt64120_write("INTRMASK", size, val);
  597. break;
  598. case GT_PCI0_ICMASK:
  599. s->regs[saddr] = val & 0x03fffffe;
  600. trace_gt64120_write("ICMASK", size, val);
  601. break;
  602. case GT_PCI0_SERR0MASK:
  603. s->regs[saddr] = val & 0x0000003f;
  604. trace_gt64120_write("SERR0MASK", size, val);
  605. break;
  606. /* Reserved when only PCI_0 is configured. */
  607. case GT_HINTRCAUSE:
  608. case GT_CPU_INTSEL:
  609. case GT_PCI0_INTSEL:
  610. case GT_HINTRMASK:
  611. case GT_PCI0_HICMASK:
  612. case GT_PCI1_SERR1MASK:
  613. /* not implemented */
  614. break;
  615. /* SDRAM Parameters */
  616. case GT_SDRAM_B0:
  617. case GT_SDRAM_B1:
  618. case GT_SDRAM_B2:
  619. case GT_SDRAM_B3:
  620. /*
  621. * We don't simulate electrical parameters of the SDRAM.
  622. * Accept, but ignore the values.
  623. */
  624. s->regs[saddr] = val;
  625. break;
  626. default:
  627. qemu_log_mask(LOG_GUEST_ERROR,
  628. "gt64120: Illegal register write "
  629. "reg:0x03%x size:%u value:0x%0*" PRIx64 "\n",
  630. saddr << 2, size, size << 1, val);
  631. break;
  632. }
  633. }
  634. static uint64_t gt64120_readl(void *opaque,
  635. hwaddr addr, unsigned size)
  636. {
  637. GT64120State *s = opaque;
  638. PCIHostState *phb = PCI_HOST_BRIDGE(s);
  639. uint32_t val;
  640. uint32_t saddr;
  641. saddr = (addr & 0xfff) >> 2;
  642. switch (saddr) {
  643. /* CPU Configuration */
  644. case GT_MULTI:
  645. /*
  646. * Only one GT64xxx is present on the CPU bus, return
  647. * the initial value.
  648. */
  649. val = s->regs[saddr];
  650. break;
  651. /* CPU Error Report */
  652. case GT_CPUERR_ADDRLO:
  653. case GT_CPUERR_ADDRHI:
  654. case GT_CPUERR_DATALO:
  655. case GT_CPUERR_DATAHI:
  656. case GT_CPUERR_PARITY:
  657. /* Emulated memory has no error, always return the initial values. */
  658. val = s->regs[saddr];
  659. break;
  660. /* CPU Sync Barrier */
  661. case GT_PCI0SYNC:
  662. case GT_PCI1SYNC:
  663. /*
  664. * Reading those register should empty all FIFO on the PCI
  665. * bus, which are not emulated. The return value should be
  666. * a random value that should be ignored.
  667. */
  668. val = 0xc000ffee;
  669. break;
  670. /* ECC */
  671. case GT_ECC_ERRDATALO:
  672. case GT_ECC_ERRDATAHI:
  673. case GT_ECC_MEM:
  674. case GT_ECC_CALC:
  675. case GT_ECC_ERRADDR:
  676. /* Emulated memory has no error, always return the initial values. */
  677. val = s->regs[saddr];
  678. break;
  679. case GT_CPU:
  680. case GT_SCS10LD:
  681. case GT_SCS10HD:
  682. case GT_SCS32LD:
  683. case GT_SCS32HD:
  684. case GT_CS20LD:
  685. case GT_CS20HD:
  686. case GT_CS3BOOTLD:
  687. case GT_CS3BOOTHD:
  688. case GT_SCS10AR:
  689. case GT_SCS32AR:
  690. case GT_CS20R:
  691. case GT_CS3BOOTR:
  692. case GT_PCI0IOLD:
  693. case GT_PCI0M0LD:
  694. case GT_PCI0M1LD:
  695. case GT_PCI1IOLD:
  696. case GT_PCI1M0LD:
  697. case GT_PCI1M1LD:
  698. case GT_PCI0IOHD:
  699. case GT_PCI0M0HD:
  700. case GT_PCI0M1HD:
  701. case GT_PCI1IOHD:
  702. case GT_PCI1M0HD:
  703. case GT_PCI1M1HD:
  704. case GT_PCI0IOREMAP:
  705. case GT_PCI0M0REMAP:
  706. case GT_PCI0M1REMAP:
  707. case GT_PCI1IOREMAP:
  708. case GT_PCI1M0REMAP:
  709. case GT_PCI1M1REMAP:
  710. case GT_ISD:
  711. val = s->regs[saddr];
  712. break;
  713. case GT_PCI0_IACK:
  714. /* Read the IRQ number */
  715. val = pic_read_irq(isa_pic);
  716. break;
  717. /* SDRAM and Device Address Decode */
  718. case GT_SCS0LD:
  719. case GT_SCS0HD:
  720. case GT_SCS1LD:
  721. case GT_SCS1HD:
  722. case GT_SCS2LD:
  723. case GT_SCS2HD:
  724. case GT_SCS3LD:
  725. case GT_SCS3HD:
  726. case GT_CS0LD:
  727. case GT_CS0HD:
  728. case GT_CS1LD:
  729. case GT_CS1HD:
  730. case GT_CS2LD:
  731. case GT_CS2HD:
  732. case GT_CS3LD:
  733. case GT_CS3HD:
  734. case GT_BOOTLD:
  735. case GT_BOOTHD:
  736. case GT_ADERR:
  737. val = s->regs[saddr];
  738. break;
  739. /* SDRAM Configuration */
  740. case GT_SDRAM_CFG:
  741. case GT_SDRAM_OPMODE:
  742. case GT_SDRAM_BM:
  743. case GT_SDRAM_ADDRDECODE:
  744. val = s->regs[saddr];
  745. break;
  746. /* SDRAM Parameters */
  747. case GT_SDRAM_B0:
  748. case GT_SDRAM_B1:
  749. case GT_SDRAM_B2:
  750. case GT_SDRAM_B3:
  751. /*
  752. * We don't simulate electrical parameters of the SDRAM.
  753. * Just return the last written value.
  754. */
  755. val = s->regs[saddr];
  756. break;
  757. /* Device Parameters */
  758. case GT_DEV_B0:
  759. case GT_DEV_B1:
  760. case GT_DEV_B2:
  761. case GT_DEV_B3:
  762. case GT_DEV_BOOT:
  763. val = s->regs[saddr];
  764. break;
  765. /* DMA Record */
  766. case GT_DMA0_CNT:
  767. case GT_DMA1_CNT:
  768. case GT_DMA2_CNT:
  769. case GT_DMA3_CNT:
  770. case GT_DMA0_SA:
  771. case GT_DMA1_SA:
  772. case GT_DMA2_SA:
  773. case GT_DMA3_SA:
  774. case GT_DMA0_DA:
  775. case GT_DMA1_DA:
  776. case GT_DMA2_DA:
  777. case GT_DMA3_DA:
  778. case GT_DMA0_NEXT:
  779. case GT_DMA1_NEXT:
  780. case GT_DMA2_NEXT:
  781. case GT_DMA3_NEXT:
  782. case GT_DMA0_CUR:
  783. case GT_DMA1_CUR:
  784. case GT_DMA2_CUR:
  785. case GT_DMA3_CUR:
  786. val = s->regs[saddr];
  787. break;
  788. /* DMA Channel Control */
  789. case GT_DMA0_CTRL:
  790. case GT_DMA1_CTRL:
  791. case GT_DMA2_CTRL:
  792. case GT_DMA3_CTRL:
  793. val = s->regs[saddr];
  794. break;
  795. /* DMA Arbiter */
  796. case GT_DMA_ARB:
  797. val = s->regs[saddr];
  798. break;
  799. /* Timer/Counter */
  800. case GT_TC0:
  801. case GT_TC1:
  802. case GT_TC2:
  803. case GT_TC3:
  804. case GT_TC_CONTROL:
  805. val = s->regs[saddr];
  806. break;
  807. /* PCI Internal */
  808. case GT_PCI0_CFGADDR:
  809. val = phb->config_reg;
  810. break;
  811. case GT_PCI0_CFGDATA:
  812. if (!(phb->config_reg & (1 << 31))) {
  813. val = 0xffffffff;
  814. } else {
  815. val = pci_data_read(phb->bus, phb->config_reg, 4);
  816. }
  817. if (!(s->regs[GT_PCI0_CMD] & 1) && (phb->config_reg & 0x00fff800)) {
  818. val = bswap32(val);
  819. }
  820. break;
  821. case GT_PCI0_CMD:
  822. case GT_PCI0_TOR:
  823. case GT_PCI0_BS_SCS10:
  824. case GT_PCI0_BS_SCS32:
  825. case GT_PCI0_BS_CS20:
  826. case GT_PCI0_BS_CS3BT:
  827. case GT_PCI1_IACK:
  828. case GT_PCI0_BARE:
  829. case GT_PCI0_PREFMBR:
  830. case GT_PCI0_SCS10_BAR:
  831. case GT_PCI0_SCS32_BAR:
  832. case GT_PCI0_CS20_BAR:
  833. case GT_PCI0_CS3BT_BAR:
  834. case GT_PCI0_SSCS10_BAR:
  835. case GT_PCI0_SSCS32_BAR:
  836. case GT_PCI0_SCS3BT_BAR:
  837. case GT_PCI1_CMD:
  838. case GT_PCI1_TOR:
  839. case GT_PCI1_BS_SCS10:
  840. case GT_PCI1_BS_SCS32:
  841. case GT_PCI1_BS_CS20:
  842. case GT_PCI1_BS_CS3BT:
  843. case GT_PCI1_BARE:
  844. case GT_PCI1_PREFMBR:
  845. case GT_PCI1_SCS10_BAR:
  846. case GT_PCI1_SCS32_BAR:
  847. case GT_PCI1_CS20_BAR:
  848. case GT_PCI1_CS3BT_BAR:
  849. case GT_PCI1_SSCS10_BAR:
  850. case GT_PCI1_SSCS32_BAR:
  851. case GT_PCI1_SCS3BT_BAR:
  852. case GT_PCI1_CFGADDR:
  853. case GT_PCI1_CFGDATA:
  854. val = s->regs[saddr];
  855. break;
  856. /* Interrupts */
  857. case GT_INTRCAUSE:
  858. val = s->regs[saddr];
  859. trace_gt64120_read("INTRCAUSE", size, val);
  860. break;
  861. case GT_INTRMASK:
  862. val = s->regs[saddr];
  863. trace_gt64120_read("INTRMASK", size, val);
  864. break;
  865. case GT_PCI0_ICMASK:
  866. val = s->regs[saddr];
  867. trace_gt64120_read("ICMASK", size, val);
  868. break;
  869. case GT_PCI0_SERR0MASK:
  870. val = s->regs[saddr];
  871. trace_gt64120_read("SERR0MASK", size, val);
  872. break;
  873. /* Reserved when only PCI_0 is configured. */
  874. case GT_HINTRCAUSE:
  875. case GT_CPU_INTSEL:
  876. case GT_PCI0_INTSEL:
  877. case GT_HINTRMASK:
  878. case GT_PCI0_HICMASK:
  879. case GT_PCI1_SERR1MASK:
  880. val = s->regs[saddr];
  881. break;
  882. default:
  883. val = s->regs[saddr];
  884. qemu_log_mask(LOG_GUEST_ERROR,
  885. "gt64120: Illegal register read "
  886. "reg:0x03%x size:%u value:0x%0*x\n",
  887. saddr << 2, size, size << 1, val);
  888. break;
  889. }
  890. if (!(s->regs[GT_CPU] & 0x00001000)) {
  891. val = bswap32(val);
  892. }
  893. return val;
  894. }
  895. static const MemoryRegionOps isd_mem_ops = {
  896. .read = gt64120_readl,
  897. .write = gt64120_writel,
  898. .endianness = DEVICE_NATIVE_ENDIAN,
  899. };
  900. static int gt64120_pci_map_irq(PCIDevice *pci_dev, int irq_num)
  901. {
  902. int slot;
  903. slot = (pci_dev->devfn >> 3);
  904. switch (slot) {
  905. /* PIIX4 USB */
  906. case 10:
  907. return 3;
  908. /* AMD 79C973 Ethernet */
  909. case 11:
  910. return 1;
  911. /* Crystal 4281 Sound */
  912. case 12:
  913. return 2;
  914. /* PCI slot 1 to 4 */
  915. case 18 ... 21:
  916. return ((slot - 18) + irq_num) & 0x03;
  917. /* Unknown device, don't do any translation */
  918. default:
  919. return irq_num;
  920. }
  921. }
  922. static int pci_irq_levels[4];
  923. static void gt64120_pci_set_irq(void *opaque, int irq_num, int level)
  924. {
  925. int i, pic_irq, pic_level;
  926. qemu_irq *pic = opaque;
  927. pci_irq_levels[irq_num] = level;
  928. /* now we change the pic irq level according to the piix irq mappings */
  929. /* XXX: optimize */
  930. pic_irq = piix4_dev->config[PIIX_PIRQCA + irq_num];
  931. if (pic_irq < 16) {
  932. /* The pic level is the logical OR of all the PCI irqs mapped to it. */
  933. pic_level = 0;
  934. for (i = 0; i < 4; i++) {
  935. if (pic_irq == piix4_dev->config[PIIX_PIRQCA + i]) {
  936. pic_level |= pci_irq_levels[i];
  937. }
  938. }
  939. qemu_set_irq(pic[pic_irq], pic_level);
  940. }
  941. }
  942. static void gt64120_reset(DeviceState *dev)
  943. {
  944. GT64120State *s = GT64120_PCI_HOST_BRIDGE(dev);
  945. /* FIXME: Malta specific hw assumptions ahead */
  946. /* CPU Configuration */
  947. #ifdef TARGET_WORDS_BIGENDIAN
  948. s->regs[GT_CPU] = 0x00000000;
  949. #else
  950. s->regs[GT_CPU] = 0x00001000;
  951. #endif
  952. s->regs[GT_MULTI] = 0x00000003;
  953. /* CPU Address decode */
  954. s->regs[GT_SCS10LD] = 0x00000000;
  955. s->regs[GT_SCS10HD] = 0x00000007;
  956. s->regs[GT_SCS32LD] = 0x00000008;
  957. s->regs[GT_SCS32HD] = 0x0000000f;
  958. s->regs[GT_CS20LD] = 0x000000e0;
  959. s->regs[GT_CS20HD] = 0x00000070;
  960. s->regs[GT_CS3BOOTLD] = 0x000000f8;
  961. s->regs[GT_CS3BOOTHD] = 0x0000007f;
  962. s->regs[GT_PCI0IOLD] = 0x00000080;
  963. s->regs[GT_PCI0IOHD] = 0x0000000f;
  964. s->regs[GT_PCI0M0LD] = 0x00000090;
  965. s->regs[GT_PCI0M0HD] = 0x0000001f;
  966. s->regs[GT_ISD] = 0x000000a0;
  967. s->regs[GT_PCI0M1LD] = 0x00000790;
  968. s->regs[GT_PCI0M1HD] = 0x0000001f;
  969. s->regs[GT_PCI1IOLD] = 0x00000100;
  970. s->regs[GT_PCI1IOHD] = 0x0000000f;
  971. s->regs[GT_PCI1M0LD] = 0x00000110;
  972. s->regs[GT_PCI1M0HD] = 0x0000001f;
  973. s->regs[GT_PCI1M1LD] = 0x00000120;
  974. s->regs[GT_PCI1M1HD] = 0x0000002f;
  975. s->regs[GT_SCS10AR] = 0x00000000;
  976. s->regs[GT_SCS32AR] = 0x00000008;
  977. s->regs[GT_CS20R] = 0x000000e0;
  978. s->regs[GT_CS3BOOTR] = 0x000000f8;
  979. s->regs[GT_PCI0IOREMAP] = 0x00000080;
  980. s->regs[GT_PCI0M0REMAP] = 0x00000090;
  981. s->regs[GT_PCI0M1REMAP] = 0x00000790;
  982. s->regs[GT_PCI1IOREMAP] = 0x00000100;
  983. s->regs[GT_PCI1M0REMAP] = 0x00000110;
  984. s->regs[GT_PCI1M1REMAP] = 0x00000120;
  985. /* CPU Error Report */
  986. s->regs[GT_CPUERR_ADDRLO] = 0x00000000;
  987. s->regs[GT_CPUERR_ADDRHI] = 0x00000000;
  988. s->regs[GT_CPUERR_DATALO] = 0xffffffff;
  989. s->regs[GT_CPUERR_DATAHI] = 0xffffffff;
  990. s->regs[GT_CPUERR_PARITY] = 0x000000ff;
  991. /* CPU Sync Barrier */
  992. s->regs[GT_PCI0SYNC] = 0x00000000;
  993. s->regs[GT_PCI1SYNC] = 0x00000000;
  994. /* SDRAM and Device Address Decode */
  995. s->regs[GT_SCS0LD] = 0x00000000;
  996. s->regs[GT_SCS0HD] = 0x00000007;
  997. s->regs[GT_SCS1LD] = 0x00000008;
  998. s->regs[GT_SCS1HD] = 0x0000000f;
  999. s->regs[GT_SCS2LD] = 0x00000010;
  1000. s->regs[GT_SCS2HD] = 0x00000017;
  1001. s->regs[GT_SCS3LD] = 0x00000018;
  1002. s->regs[GT_SCS3HD] = 0x0000001f;
  1003. s->regs[GT_CS0LD] = 0x000000c0;
  1004. s->regs[GT_CS0HD] = 0x000000c7;
  1005. s->regs[GT_CS1LD] = 0x000000c8;
  1006. s->regs[GT_CS1HD] = 0x000000cf;
  1007. s->regs[GT_CS2LD] = 0x000000d0;
  1008. s->regs[GT_CS2HD] = 0x000000df;
  1009. s->regs[GT_CS3LD] = 0x000000f0;
  1010. s->regs[GT_CS3HD] = 0x000000fb;
  1011. s->regs[GT_BOOTLD] = 0x000000fc;
  1012. s->regs[GT_BOOTHD] = 0x000000ff;
  1013. s->regs[GT_ADERR] = 0xffffffff;
  1014. /* SDRAM Configuration */
  1015. s->regs[GT_SDRAM_CFG] = 0x00000200;
  1016. s->regs[GT_SDRAM_OPMODE] = 0x00000000;
  1017. s->regs[GT_SDRAM_BM] = 0x00000007;
  1018. s->regs[GT_SDRAM_ADDRDECODE] = 0x00000002;
  1019. /* SDRAM Parameters */
  1020. s->regs[GT_SDRAM_B0] = 0x00000005;
  1021. s->regs[GT_SDRAM_B1] = 0x00000005;
  1022. s->regs[GT_SDRAM_B2] = 0x00000005;
  1023. s->regs[GT_SDRAM_B3] = 0x00000005;
  1024. /* ECC */
  1025. s->regs[GT_ECC_ERRDATALO] = 0x00000000;
  1026. s->regs[GT_ECC_ERRDATAHI] = 0x00000000;
  1027. s->regs[GT_ECC_MEM] = 0x00000000;
  1028. s->regs[GT_ECC_CALC] = 0x00000000;
  1029. s->regs[GT_ECC_ERRADDR] = 0x00000000;
  1030. /* Device Parameters */
  1031. s->regs[GT_DEV_B0] = 0x386fffff;
  1032. s->regs[GT_DEV_B1] = 0x386fffff;
  1033. s->regs[GT_DEV_B2] = 0x386fffff;
  1034. s->regs[GT_DEV_B3] = 0x386fffff;
  1035. s->regs[GT_DEV_BOOT] = 0x146fffff;
  1036. /* DMA registers are all zeroed at reset */
  1037. /* Timer/Counter */
  1038. s->regs[GT_TC0] = 0xffffffff;
  1039. s->regs[GT_TC1] = 0x00ffffff;
  1040. s->regs[GT_TC2] = 0x00ffffff;
  1041. s->regs[GT_TC3] = 0x00ffffff;
  1042. s->regs[GT_TC_CONTROL] = 0x00000000;
  1043. /* PCI Internal */
  1044. #ifdef TARGET_WORDS_BIGENDIAN
  1045. s->regs[GT_PCI0_CMD] = 0x00000000;
  1046. #else
  1047. s->regs[GT_PCI0_CMD] = 0x00010001;
  1048. #endif
  1049. s->regs[GT_PCI0_TOR] = 0x0000070f;
  1050. s->regs[GT_PCI0_BS_SCS10] = 0x00fff000;
  1051. s->regs[GT_PCI0_BS_SCS32] = 0x00fff000;
  1052. s->regs[GT_PCI0_BS_CS20] = 0x01fff000;
  1053. s->regs[GT_PCI0_BS_CS3BT] = 0x00fff000;
  1054. s->regs[GT_PCI1_IACK] = 0x00000000;
  1055. s->regs[GT_PCI0_IACK] = 0x00000000;
  1056. s->regs[GT_PCI0_BARE] = 0x0000000f;
  1057. s->regs[GT_PCI0_PREFMBR] = 0x00000040;
  1058. s->regs[GT_PCI0_SCS10_BAR] = 0x00000000;
  1059. s->regs[GT_PCI0_SCS32_BAR] = 0x01000000;
  1060. s->regs[GT_PCI0_CS20_BAR] = 0x1c000000;
  1061. s->regs[GT_PCI0_CS3BT_BAR] = 0x1f000000;
  1062. s->regs[GT_PCI0_SSCS10_BAR] = 0x00000000;
  1063. s->regs[GT_PCI0_SSCS32_BAR] = 0x01000000;
  1064. s->regs[GT_PCI0_SCS3BT_BAR] = 0x1f000000;
  1065. #ifdef TARGET_WORDS_BIGENDIAN
  1066. s->regs[GT_PCI1_CMD] = 0x00000000;
  1067. #else
  1068. s->regs[GT_PCI1_CMD] = 0x00010001;
  1069. #endif
  1070. s->regs[GT_PCI1_TOR] = 0x0000070f;
  1071. s->regs[GT_PCI1_BS_SCS10] = 0x00fff000;
  1072. s->regs[GT_PCI1_BS_SCS32] = 0x00fff000;
  1073. s->regs[GT_PCI1_BS_CS20] = 0x01fff000;
  1074. s->regs[GT_PCI1_BS_CS3BT] = 0x00fff000;
  1075. s->regs[GT_PCI1_BARE] = 0x0000000f;
  1076. s->regs[GT_PCI1_PREFMBR] = 0x00000040;
  1077. s->regs[GT_PCI1_SCS10_BAR] = 0x00000000;
  1078. s->regs[GT_PCI1_SCS32_BAR] = 0x01000000;
  1079. s->regs[GT_PCI1_CS20_BAR] = 0x1c000000;
  1080. s->regs[GT_PCI1_CS3BT_BAR] = 0x1f000000;
  1081. s->regs[GT_PCI1_SSCS10_BAR] = 0x00000000;
  1082. s->regs[GT_PCI1_SSCS32_BAR] = 0x01000000;
  1083. s->regs[GT_PCI1_SCS3BT_BAR] = 0x1f000000;
  1084. s->regs[GT_PCI1_CFGADDR] = 0x00000000;
  1085. s->regs[GT_PCI1_CFGDATA] = 0x00000000;
  1086. s->regs[GT_PCI0_CFGADDR] = 0x00000000;
  1087. /* Interrupt registers are all zeroed at reset */
  1088. gt64120_isd_mapping(s);
  1089. gt64120_pci_mapping(s);
  1090. }
  1091. PCIBus *gt64120_register(qemu_irq *pic)
  1092. {
  1093. GT64120State *d;
  1094. PCIHostState *phb;
  1095. DeviceState *dev;
  1096. dev = qdev_create(NULL, TYPE_GT64120_PCI_HOST_BRIDGE);
  1097. d = GT64120_PCI_HOST_BRIDGE(dev);
  1098. phb = PCI_HOST_BRIDGE(dev);
  1099. memory_region_init(&d->pci0_mem, OBJECT(dev), "pci0-mem", 4 * GiB);
  1100. address_space_init(&d->pci0_mem_as, &d->pci0_mem, "pci0-mem");
  1101. phb->bus = pci_register_root_bus(dev, "pci",
  1102. gt64120_pci_set_irq, gt64120_pci_map_irq,
  1103. pic,
  1104. &d->pci0_mem,
  1105. get_system_io(),
  1106. PCI_DEVFN(18, 0), 4, TYPE_PCI_BUS);
  1107. qdev_init_nofail(dev);
  1108. memory_region_init_io(&d->ISD_mem, OBJECT(dev), &isd_mem_ops, d,
  1109. "isd-mem", 0x1000);
  1110. pci_create_simple(phb->bus, PCI_DEVFN(0, 0), "gt64120_pci");
  1111. return phb->bus;
  1112. }
  1113. static void gt64120_pci_realize(PCIDevice *d, Error **errp)
  1114. {
  1115. /* FIXME: Malta specific hw assumptions ahead */
  1116. pci_set_word(d->config + PCI_COMMAND, 0);
  1117. pci_set_word(d->config + PCI_STATUS,
  1118. PCI_STATUS_FAST_BACK | PCI_STATUS_DEVSEL_MEDIUM);
  1119. pci_config_set_prog_interface(d->config, 0);
  1120. pci_set_long(d->config + PCI_BASE_ADDRESS_0, 0x00000008);
  1121. pci_set_long(d->config + PCI_BASE_ADDRESS_1, 0x01000008);
  1122. pci_set_long(d->config + PCI_BASE_ADDRESS_2, 0x1c000000);
  1123. pci_set_long(d->config + PCI_BASE_ADDRESS_3, 0x1f000000);
  1124. pci_set_long(d->config + PCI_BASE_ADDRESS_4, 0x14000000);
  1125. pci_set_long(d->config + PCI_BASE_ADDRESS_5, 0x14000001);
  1126. pci_set_byte(d->config + 0x3d, 0x01);
  1127. }
  1128. static void gt64120_pci_class_init(ObjectClass *klass, void *data)
  1129. {
  1130. PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
  1131. DeviceClass *dc = DEVICE_CLASS(klass);
  1132. k->realize = gt64120_pci_realize;
  1133. k->vendor_id = PCI_VENDOR_ID_MARVELL;
  1134. k->device_id = PCI_DEVICE_ID_MARVELL_GT6412X;
  1135. k->revision = 0x10;
  1136. k->class_id = PCI_CLASS_BRIDGE_HOST;
  1137. /*
  1138. * PCI-facing part of the host bridge, not usable without the
  1139. * host-facing part, which can't be device_add'ed, yet.
  1140. */
  1141. dc->user_creatable = false;
  1142. }
  1143. static const TypeInfo gt64120_pci_info = {
  1144. .name = "gt64120_pci",
  1145. .parent = TYPE_PCI_DEVICE,
  1146. .instance_size = sizeof(PCIDevice),
  1147. .class_init = gt64120_pci_class_init,
  1148. .interfaces = (InterfaceInfo[]) {
  1149. { INTERFACE_CONVENTIONAL_PCI_DEVICE },
  1150. { },
  1151. },
  1152. };
  1153. static void gt64120_class_init(ObjectClass *klass, void *data)
  1154. {
  1155. DeviceClass *dc = DEVICE_CLASS(klass);
  1156. set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
  1157. dc->reset = gt64120_reset;
  1158. dc->vmsd = &vmstate_gt64120;
  1159. }
  1160. static const TypeInfo gt64120_info = {
  1161. .name = TYPE_GT64120_PCI_HOST_BRIDGE,
  1162. .parent = TYPE_PCI_HOST_BRIDGE,
  1163. .instance_size = sizeof(GT64120State),
  1164. .class_init = gt64120_class_init,
  1165. };
  1166. static void gt64120_pci_register_types(void)
  1167. {
  1168. type_register_static(&gt64120_info);
  1169. type_register_static(&gt64120_pci_info);
  1170. }
  1171. type_init(gt64120_pci_register_types)