mcf_intc.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212
  1. /*
  2. * ColdFire Interrupt Controller emulation.
  3. *
  4. * Copyright (c) 2007 CodeSourcery.
  5. *
  6. * This code is licensed under the GPL
  7. */
  8. #include "qemu/osdep.h"
  9. #include "qemu/module.h"
  10. #include "cpu.h"
  11. #include "hw/hw.h"
  12. #include "hw/irq.h"
  13. #include "hw/sysbus.h"
  14. #include "hw/m68k/mcf.h"
  15. #define TYPE_MCF_INTC "mcf-intc"
  16. #define MCF_INTC(obj) OBJECT_CHECK(mcf_intc_state, (obj), TYPE_MCF_INTC)
  17. typedef struct {
  18. SysBusDevice parent_obj;
  19. MemoryRegion iomem;
  20. uint64_t ipr;
  21. uint64_t imr;
  22. uint64_t ifr;
  23. uint64_t enabled;
  24. uint8_t icr[64];
  25. M68kCPU *cpu;
  26. int active_vector;
  27. } mcf_intc_state;
  28. static void mcf_intc_update(mcf_intc_state *s)
  29. {
  30. uint64_t active;
  31. int i;
  32. int best;
  33. int best_level;
  34. active = (s->ipr | s->ifr) & s->enabled & ~s->imr;
  35. best_level = 0;
  36. best = 64;
  37. if (active) {
  38. for (i = 0; i < 64; i++) {
  39. if ((active & 1) != 0 && s->icr[i] >= best_level) {
  40. best_level = s->icr[i];
  41. best = i;
  42. }
  43. active >>= 1;
  44. }
  45. }
  46. s->active_vector = ((best == 64) ? 24 : (best + 64));
  47. m68k_set_irq_level(s->cpu, best_level, s->active_vector);
  48. }
  49. static uint64_t mcf_intc_read(void *opaque, hwaddr addr,
  50. unsigned size)
  51. {
  52. int offset;
  53. mcf_intc_state *s = (mcf_intc_state *)opaque;
  54. offset = addr & 0xff;
  55. if (offset >= 0x40 && offset < 0x80) {
  56. return s->icr[offset - 0x40];
  57. }
  58. switch (offset) {
  59. case 0x00:
  60. return (uint32_t)(s->ipr >> 32);
  61. case 0x04:
  62. return (uint32_t)s->ipr;
  63. case 0x08:
  64. return (uint32_t)(s->imr >> 32);
  65. case 0x0c:
  66. return (uint32_t)s->imr;
  67. case 0x10:
  68. return (uint32_t)(s->ifr >> 32);
  69. case 0x14:
  70. return (uint32_t)s->ifr;
  71. case 0xe0: /* SWIACK. */
  72. return s->active_vector;
  73. case 0xe1: case 0xe2: case 0xe3: case 0xe4:
  74. case 0xe5: case 0xe6: case 0xe7:
  75. /* LnIACK */
  76. hw_error("mcf_intc_read: LnIACK not implemented\n");
  77. default:
  78. return 0;
  79. }
  80. }
  81. static void mcf_intc_write(void *opaque, hwaddr addr,
  82. uint64_t val, unsigned size)
  83. {
  84. int offset;
  85. mcf_intc_state *s = (mcf_intc_state *)opaque;
  86. offset = addr & 0xff;
  87. if (offset >= 0x40 && offset < 0x80) {
  88. int n = offset - 0x40;
  89. s->icr[n] = val;
  90. if (val == 0)
  91. s->enabled &= ~(1ull << n);
  92. else
  93. s->enabled |= (1ull << n);
  94. mcf_intc_update(s);
  95. return;
  96. }
  97. switch (offset) {
  98. case 0x00: case 0x04:
  99. /* Ignore IPR writes. */
  100. return;
  101. case 0x08:
  102. s->imr = (s->imr & 0xffffffff) | ((uint64_t)val << 32);
  103. break;
  104. case 0x0c:
  105. s->imr = (s->imr & 0xffffffff00000000ull) | (uint32_t)val;
  106. break;
  107. case 0x1c:
  108. if (val & 0x40) {
  109. s->imr = ~0ull;
  110. } else {
  111. s->imr |= (0x1ull << (val & 0x3f));
  112. }
  113. break;
  114. case 0x1d:
  115. if (val & 0x40) {
  116. s->imr = 0ull;
  117. } else {
  118. s->imr &= ~(0x1ull << (val & 0x3f));
  119. }
  120. break;
  121. default:
  122. hw_error("mcf_intc_write: Bad write offset %d\n", offset);
  123. break;
  124. }
  125. mcf_intc_update(s);
  126. }
  127. static void mcf_intc_set_irq(void *opaque, int irq, int level)
  128. {
  129. mcf_intc_state *s = (mcf_intc_state *)opaque;
  130. if (irq >= 64)
  131. return;
  132. if (level)
  133. s->ipr |= 1ull << irq;
  134. else
  135. s->ipr &= ~(1ull << irq);
  136. mcf_intc_update(s);
  137. }
  138. static void mcf_intc_reset(DeviceState *dev)
  139. {
  140. mcf_intc_state *s = MCF_INTC(dev);
  141. s->imr = ~0ull;
  142. s->ipr = 0;
  143. s->ifr = 0;
  144. s->enabled = 0;
  145. memset(s->icr, 0, 64);
  146. s->active_vector = 24;
  147. }
  148. static const MemoryRegionOps mcf_intc_ops = {
  149. .read = mcf_intc_read,
  150. .write = mcf_intc_write,
  151. .endianness = DEVICE_NATIVE_ENDIAN,
  152. };
  153. static void mcf_intc_instance_init(Object *obj)
  154. {
  155. mcf_intc_state *s = MCF_INTC(obj);
  156. memory_region_init_io(&s->iomem, obj, &mcf_intc_ops, s, "mcf", 0x100);
  157. }
  158. static void mcf_intc_class_init(ObjectClass *oc, void *data)
  159. {
  160. DeviceClass *dc = DEVICE_CLASS(oc);
  161. set_bit(DEVICE_CATEGORY_MISC, dc->categories);
  162. dc->reset = mcf_intc_reset;
  163. }
  164. static const TypeInfo mcf_intc_gate_info = {
  165. .name = TYPE_MCF_INTC,
  166. .parent = TYPE_SYS_BUS_DEVICE,
  167. .instance_size = sizeof(mcf_intc_state),
  168. .instance_init = mcf_intc_instance_init,
  169. .class_init = mcf_intc_class_init,
  170. };
  171. static void mcf_intc_register_types(void)
  172. {
  173. type_register_static(&mcf_intc_gate_info);
  174. }
  175. type_init(mcf_intc_register_types)
  176. qemu_irq *mcf_intc_init(MemoryRegion *sysmem,
  177. hwaddr base,
  178. M68kCPU *cpu)
  179. {
  180. DeviceState *dev;
  181. mcf_intc_state *s;
  182. dev = qdev_create(NULL, TYPE_MCF_INTC);
  183. qdev_init_nofail(dev);
  184. s = MCF_INTC(dev);
  185. s->cpu = cpu;
  186. memory_region_add_subregion(sysmem, base, &s->iomem);
  187. return qemu_allocate_irqs(mcf_intc_set_irq, s, 64);
  188. }