2
0

xics_spapr.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476
  1. /*
  2. * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
  3. *
  4. * PAPR Virtualized Interrupt System, aka ICS/ICP aka xics
  5. *
  6. * Copyright (c) 2010,2011 David Gibson, IBM Corporation.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a copy
  9. * of this software and associated documentation files (the "Software"), to deal
  10. * in the Software without restriction, including without limitation the rights
  11. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  12. * copies of the Software, and to permit persons to whom the Software is
  13. * furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice shall be included in
  16. * all copies or substantial portions of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  22. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  23. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  24. * THE SOFTWARE.
  25. *
  26. */
  27. #include "qemu/osdep.h"
  28. #include "cpu.h"
  29. #include "trace.h"
  30. #include "qemu/timer.h"
  31. #include "hw/ppc/spapr.h"
  32. #include "hw/ppc/spapr_cpu_core.h"
  33. #include "hw/ppc/xics.h"
  34. #include "hw/ppc/xics_spapr.h"
  35. #include "hw/ppc/fdt.h"
  36. #include "qapi/visitor.h"
  37. /*
  38. * Guest interfaces
  39. */
  40. static bool check_emulated_xics(SpaprMachineState *spapr, const char *func)
  41. {
  42. if (spapr_ovec_test(spapr->ov5_cas, OV5_XIVE_EXPLOIT) ||
  43. kvm_irqchip_in_kernel()) {
  44. error_report("pseries: %s must only be called for emulated XICS",
  45. func);
  46. return false;
  47. }
  48. return true;
  49. }
  50. #define CHECK_EMULATED_XICS_HCALL(spapr) \
  51. do { \
  52. if (!check_emulated_xics((spapr), __func__)) { \
  53. return H_HARDWARE; \
  54. } \
  55. } while (0)
  56. static target_ulong h_cppr(PowerPCCPU *cpu, SpaprMachineState *spapr,
  57. target_ulong opcode, target_ulong *args)
  58. {
  59. target_ulong cppr = args[0];
  60. CHECK_EMULATED_XICS_HCALL(spapr);
  61. icp_set_cppr(spapr_cpu_state(cpu)->icp, cppr);
  62. return H_SUCCESS;
  63. }
  64. static target_ulong h_ipi(PowerPCCPU *cpu, SpaprMachineState *spapr,
  65. target_ulong opcode, target_ulong *args)
  66. {
  67. target_ulong mfrr = args[1];
  68. ICPState *icp = xics_icp_get(XICS_FABRIC(spapr), args[0]);
  69. CHECK_EMULATED_XICS_HCALL(spapr);
  70. if (!icp) {
  71. return H_PARAMETER;
  72. }
  73. icp_set_mfrr(icp, mfrr);
  74. return H_SUCCESS;
  75. }
  76. static target_ulong h_xirr(PowerPCCPU *cpu, SpaprMachineState *spapr,
  77. target_ulong opcode, target_ulong *args)
  78. {
  79. uint32_t xirr = icp_accept(spapr_cpu_state(cpu)->icp);
  80. CHECK_EMULATED_XICS_HCALL(spapr);
  81. args[0] = xirr;
  82. return H_SUCCESS;
  83. }
  84. static target_ulong h_xirr_x(PowerPCCPU *cpu, SpaprMachineState *spapr,
  85. target_ulong opcode, target_ulong *args)
  86. {
  87. uint32_t xirr = icp_accept(spapr_cpu_state(cpu)->icp);
  88. CHECK_EMULATED_XICS_HCALL(spapr);
  89. args[0] = xirr;
  90. args[1] = cpu_get_host_ticks();
  91. return H_SUCCESS;
  92. }
  93. static target_ulong h_eoi(PowerPCCPU *cpu, SpaprMachineState *spapr,
  94. target_ulong opcode, target_ulong *args)
  95. {
  96. target_ulong xirr = args[0];
  97. CHECK_EMULATED_XICS_HCALL(spapr);
  98. icp_eoi(spapr_cpu_state(cpu)->icp, xirr);
  99. return H_SUCCESS;
  100. }
  101. static target_ulong h_ipoll(PowerPCCPU *cpu, SpaprMachineState *spapr,
  102. target_ulong opcode, target_ulong *args)
  103. {
  104. ICPState *icp = xics_icp_get(XICS_FABRIC(spapr), args[0]);
  105. uint32_t mfrr;
  106. uint32_t xirr;
  107. CHECK_EMULATED_XICS_HCALL(spapr);
  108. if (!icp) {
  109. return H_PARAMETER;
  110. }
  111. xirr = icp_ipoll(icp, &mfrr);
  112. args[0] = xirr;
  113. args[1] = mfrr;
  114. return H_SUCCESS;
  115. }
  116. #define CHECK_EMULATED_XICS_RTAS(spapr, rets) \
  117. do { \
  118. if (!check_emulated_xics((spapr), __func__)) { \
  119. rtas_st((rets), 0, RTAS_OUT_HW_ERROR); \
  120. return; \
  121. } \
  122. } while (0)
  123. static void rtas_set_xive(PowerPCCPU *cpu, SpaprMachineState *spapr,
  124. uint32_t token,
  125. uint32_t nargs, target_ulong args,
  126. uint32_t nret, target_ulong rets)
  127. {
  128. ICSState *ics = spapr->ics;
  129. uint32_t nr, srcno, server, priority;
  130. CHECK_EMULATED_XICS_RTAS(spapr, rets);
  131. if ((nargs != 3) || (nret != 1)) {
  132. rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
  133. return;
  134. }
  135. if (!ics) {
  136. rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
  137. return;
  138. }
  139. nr = rtas_ld(args, 0);
  140. server = rtas_ld(args, 1);
  141. priority = rtas_ld(args, 2);
  142. if (!ics_valid_irq(ics, nr) || !xics_icp_get(XICS_FABRIC(spapr), server)
  143. || (priority > 0xff)) {
  144. rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
  145. return;
  146. }
  147. srcno = nr - ics->offset;
  148. ics_write_xive(ics, srcno, server, priority, priority);
  149. rtas_st(rets, 0, RTAS_OUT_SUCCESS);
  150. }
  151. static void rtas_get_xive(PowerPCCPU *cpu, SpaprMachineState *spapr,
  152. uint32_t token,
  153. uint32_t nargs, target_ulong args,
  154. uint32_t nret, target_ulong rets)
  155. {
  156. ICSState *ics = spapr->ics;
  157. uint32_t nr, srcno;
  158. CHECK_EMULATED_XICS_RTAS(spapr, rets);
  159. if ((nargs != 1) || (nret != 3)) {
  160. rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
  161. return;
  162. }
  163. if (!ics) {
  164. rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
  165. return;
  166. }
  167. nr = rtas_ld(args, 0);
  168. if (!ics_valid_irq(ics, nr)) {
  169. rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
  170. return;
  171. }
  172. rtas_st(rets, 0, RTAS_OUT_SUCCESS);
  173. srcno = nr - ics->offset;
  174. rtas_st(rets, 1, ics->irqs[srcno].server);
  175. rtas_st(rets, 2, ics->irqs[srcno].priority);
  176. }
  177. static void rtas_int_off(PowerPCCPU *cpu, SpaprMachineState *spapr,
  178. uint32_t token,
  179. uint32_t nargs, target_ulong args,
  180. uint32_t nret, target_ulong rets)
  181. {
  182. ICSState *ics = spapr->ics;
  183. uint32_t nr, srcno;
  184. CHECK_EMULATED_XICS_RTAS(spapr, rets);
  185. if ((nargs != 1) || (nret != 1)) {
  186. rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
  187. return;
  188. }
  189. if (!ics) {
  190. rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
  191. return;
  192. }
  193. nr = rtas_ld(args, 0);
  194. if (!ics_valid_irq(ics, nr)) {
  195. rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
  196. return;
  197. }
  198. srcno = nr - ics->offset;
  199. ics_write_xive(ics, srcno, ics->irqs[srcno].server, 0xff,
  200. ics->irqs[srcno].priority);
  201. rtas_st(rets, 0, RTAS_OUT_SUCCESS);
  202. }
  203. static void rtas_int_on(PowerPCCPU *cpu, SpaprMachineState *spapr,
  204. uint32_t token,
  205. uint32_t nargs, target_ulong args,
  206. uint32_t nret, target_ulong rets)
  207. {
  208. ICSState *ics = spapr->ics;
  209. uint32_t nr, srcno;
  210. CHECK_EMULATED_XICS_RTAS(spapr, rets);
  211. if ((nargs != 1) || (nret != 1)) {
  212. rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
  213. return;
  214. }
  215. if (!ics) {
  216. rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
  217. return;
  218. }
  219. nr = rtas_ld(args, 0);
  220. if (!ics_valid_irq(ics, nr)) {
  221. rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
  222. return;
  223. }
  224. srcno = nr - ics->offset;
  225. ics_write_xive(ics, srcno, ics->irqs[srcno].server,
  226. ics->irqs[srcno].saved_priority,
  227. ics->irqs[srcno].saved_priority);
  228. rtas_st(rets, 0, RTAS_OUT_SUCCESS);
  229. }
  230. static void ics_spapr_realize(DeviceState *dev, Error **errp)
  231. {
  232. ICSState *ics = ICS_SPAPR(dev);
  233. ICSStateClass *icsc = ICS_GET_CLASS(ics);
  234. Error *local_err = NULL;
  235. icsc->parent_realize(dev, &local_err);
  236. if (local_err) {
  237. error_propagate(errp, local_err);
  238. return;
  239. }
  240. spapr_rtas_register(RTAS_IBM_SET_XIVE, "ibm,set-xive", rtas_set_xive);
  241. spapr_rtas_register(RTAS_IBM_GET_XIVE, "ibm,get-xive", rtas_get_xive);
  242. spapr_rtas_register(RTAS_IBM_INT_OFF, "ibm,int-off", rtas_int_off);
  243. spapr_rtas_register(RTAS_IBM_INT_ON, "ibm,int-on", rtas_int_on);
  244. spapr_register_hypercall(H_CPPR, h_cppr);
  245. spapr_register_hypercall(H_IPI, h_ipi);
  246. spapr_register_hypercall(H_XIRR, h_xirr);
  247. spapr_register_hypercall(H_XIRR_X, h_xirr_x);
  248. spapr_register_hypercall(H_EOI, h_eoi);
  249. spapr_register_hypercall(H_IPOLL, h_ipoll);
  250. }
  251. static void xics_spapr_dt(SpaprInterruptController *intc, uint32_t nr_servers,
  252. void *fdt, uint32_t phandle)
  253. {
  254. uint32_t interrupt_server_ranges_prop[] = {
  255. 0, cpu_to_be32(nr_servers),
  256. };
  257. int node;
  258. _FDT(node = fdt_add_subnode(fdt, 0, "interrupt-controller"));
  259. _FDT(fdt_setprop_string(fdt, node, "device_type",
  260. "PowerPC-External-Interrupt-Presentation"));
  261. _FDT(fdt_setprop_string(fdt, node, "compatible", "IBM,ppc-xicp"));
  262. _FDT(fdt_setprop(fdt, node, "interrupt-controller", NULL, 0));
  263. _FDT(fdt_setprop(fdt, node, "ibm,interrupt-server-ranges",
  264. interrupt_server_ranges_prop,
  265. sizeof(interrupt_server_ranges_prop)));
  266. _FDT(fdt_setprop_cell(fdt, node, "#interrupt-cells", 2));
  267. _FDT(fdt_setprop_cell(fdt, node, "linux,phandle", phandle));
  268. _FDT(fdt_setprop_cell(fdt, node, "phandle", phandle));
  269. }
  270. static int xics_spapr_cpu_intc_create(SpaprInterruptController *intc,
  271. PowerPCCPU *cpu, Error **errp)
  272. {
  273. ICSState *ics = ICS_SPAPR(intc);
  274. Object *obj;
  275. SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
  276. obj = icp_create(OBJECT(cpu), TYPE_ICP, ics->xics, errp);
  277. if (!obj) {
  278. return -1;
  279. }
  280. spapr_cpu->icp = ICP(obj);
  281. return 0;
  282. }
  283. static void xics_spapr_cpu_intc_reset(SpaprInterruptController *intc,
  284. PowerPCCPU *cpu)
  285. {
  286. icp_reset(spapr_cpu_state(cpu)->icp);
  287. }
  288. static void xics_spapr_cpu_intc_destroy(SpaprInterruptController *intc,
  289. PowerPCCPU *cpu)
  290. {
  291. SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
  292. icp_destroy(spapr_cpu->icp);
  293. spapr_cpu->icp = NULL;
  294. }
  295. static int xics_spapr_claim_irq(SpaprInterruptController *intc, int irq,
  296. bool lsi, Error **errp)
  297. {
  298. ICSState *ics = ICS_SPAPR(intc);
  299. assert(ics);
  300. assert(ics_valid_irq(ics, irq));
  301. if (!ics_irq_free(ics, irq - ics->offset)) {
  302. error_setg(errp, "IRQ %d is not free", irq);
  303. return -EBUSY;
  304. }
  305. ics_set_irq_type(ics, irq - ics->offset, lsi);
  306. return 0;
  307. }
  308. static void xics_spapr_free_irq(SpaprInterruptController *intc, int irq)
  309. {
  310. ICSState *ics = ICS_SPAPR(intc);
  311. uint32_t srcno = irq - ics->offset;
  312. assert(ics_valid_irq(ics, irq));
  313. memset(&ics->irqs[srcno], 0, sizeof(ICSIRQState));
  314. }
  315. static void xics_spapr_set_irq(SpaprInterruptController *intc, int irq, int val)
  316. {
  317. ICSState *ics = ICS_SPAPR(intc);
  318. uint32_t srcno = irq - ics->offset;
  319. ics_set_irq(ics, srcno, val);
  320. }
  321. static void xics_spapr_print_info(SpaprInterruptController *intc, Monitor *mon)
  322. {
  323. ICSState *ics = ICS_SPAPR(intc);
  324. CPUState *cs;
  325. CPU_FOREACH(cs) {
  326. PowerPCCPU *cpu = POWERPC_CPU(cs);
  327. icp_pic_print_info(spapr_cpu_state(cpu)->icp, mon);
  328. }
  329. ics_pic_print_info(ics, mon);
  330. }
  331. static int xics_spapr_post_load(SpaprInterruptController *intc, int version_id)
  332. {
  333. if (!kvm_irqchip_in_kernel()) {
  334. CPUState *cs;
  335. CPU_FOREACH(cs) {
  336. PowerPCCPU *cpu = POWERPC_CPU(cs);
  337. icp_resend(spapr_cpu_state(cpu)->icp);
  338. }
  339. }
  340. return 0;
  341. }
  342. static int xics_spapr_activate(SpaprInterruptController *intc, Error **errp)
  343. {
  344. if (kvm_enabled()) {
  345. return spapr_irq_init_kvm(xics_kvm_connect, intc, errp);
  346. }
  347. return 0;
  348. }
  349. static void xics_spapr_deactivate(SpaprInterruptController *intc)
  350. {
  351. if (kvm_irqchip_in_kernel()) {
  352. xics_kvm_disconnect(intc);
  353. }
  354. }
  355. static void ics_spapr_class_init(ObjectClass *klass, void *data)
  356. {
  357. DeviceClass *dc = DEVICE_CLASS(klass);
  358. ICSStateClass *isc = ICS_CLASS(klass);
  359. SpaprInterruptControllerClass *sicc = SPAPR_INTC_CLASS(klass);
  360. device_class_set_parent_realize(dc, ics_spapr_realize,
  361. &isc->parent_realize);
  362. sicc->activate = xics_spapr_activate;
  363. sicc->deactivate = xics_spapr_deactivate;
  364. sicc->cpu_intc_create = xics_spapr_cpu_intc_create;
  365. sicc->cpu_intc_reset = xics_spapr_cpu_intc_reset;
  366. sicc->cpu_intc_destroy = xics_spapr_cpu_intc_destroy;
  367. sicc->claim_irq = xics_spapr_claim_irq;
  368. sicc->free_irq = xics_spapr_free_irq;
  369. sicc->set_irq = xics_spapr_set_irq;
  370. sicc->print_info = xics_spapr_print_info;
  371. sicc->dt = xics_spapr_dt;
  372. sicc->post_load = xics_spapr_post_load;
  373. }
  374. static const TypeInfo ics_spapr_info = {
  375. .name = TYPE_ICS_SPAPR,
  376. .parent = TYPE_ICS,
  377. .class_init = ics_spapr_class_init,
  378. .interfaces = (InterfaceInfo[]) {
  379. { TYPE_SPAPR_INTC },
  380. { }
  381. },
  382. };
  383. static void xics_spapr_register_types(void)
  384. {
  385. type_register_static(&ics_spapr_info);
  386. }
  387. type_init(xics_spapr_register_types)