2
0

sh_intc.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514
  1. /*
  2. * SuperH interrupt controller module
  3. *
  4. * Copyright (c) 2007 Magnus Damm
  5. * Based on sh_timer.c and arm_timer.c by Paul Brook
  6. * Copyright (c) 2005-2006 CodeSourcery.
  7. *
  8. * This code is licensed under the GPL.
  9. */
  10. #include "qemu/osdep.h"
  11. #include "cpu.h"
  12. #include "hw/sh4/sh_intc.h"
  13. #include "hw/irq.h"
  14. #include "hw/sh4/sh.h"
  15. //#define DEBUG_INTC
  16. //#define DEBUG_INTC_SOURCES
  17. #define INTC_A7(x) ((x) & 0x1fffffff)
  18. void sh_intc_toggle_source(struct intc_source *source,
  19. int enable_adj, int assert_adj)
  20. {
  21. int enable_changed = 0;
  22. int pending_changed = 0;
  23. int old_pending;
  24. if ((source->enable_count == source->enable_max) && (enable_adj == -1))
  25. enable_changed = -1;
  26. source->enable_count += enable_adj;
  27. if (source->enable_count == source->enable_max)
  28. enable_changed = 1;
  29. source->asserted += assert_adj;
  30. old_pending = source->pending;
  31. source->pending = source->asserted &&
  32. (source->enable_count == source->enable_max);
  33. if (old_pending != source->pending)
  34. pending_changed = 1;
  35. if (pending_changed) {
  36. if (source->pending) {
  37. source->parent->pending++;
  38. if (source->parent->pending == 1) {
  39. cpu_interrupt(first_cpu, CPU_INTERRUPT_HARD);
  40. }
  41. } else {
  42. source->parent->pending--;
  43. if (source->parent->pending == 0) {
  44. cpu_reset_interrupt(first_cpu, CPU_INTERRUPT_HARD);
  45. }
  46. }
  47. }
  48. if (enable_changed || assert_adj || pending_changed) {
  49. #ifdef DEBUG_INTC_SOURCES
  50. printf("sh_intc: (%d/%d/%d/%d) interrupt source 0x%x %s%s%s\n",
  51. source->parent->pending,
  52. source->asserted,
  53. source->enable_count,
  54. source->enable_max,
  55. source->vect,
  56. source->asserted ? "asserted " :
  57. assert_adj ? "deasserted" : "",
  58. enable_changed == 1 ? "enabled " :
  59. enable_changed == -1 ? "disabled " : "",
  60. source->pending ? "pending" : "");
  61. #endif
  62. }
  63. }
  64. static void sh_intc_set_irq (void *opaque, int n, int level)
  65. {
  66. struct intc_desc *desc = opaque;
  67. struct intc_source *source = &(desc->sources[n]);
  68. if (level && !source->asserted)
  69. sh_intc_toggle_source(source, 0, 1);
  70. else if (!level && source->asserted)
  71. sh_intc_toggle_source(source, 0, -1);
  72. }
  73. int sh_intc_get_pending_vector(struct intc_desc *desc, int imask)
  74. {
  75. unsigned int i;
  76. /* slow: use a linked lists of pending sources instead */
  77. /* wrong: take interrupt priority into account (one list per priority) */
  78. if (imask == 0x0f) {
  79. return -1; /* FIXME, update code to include priority per source */
  80. }
  81. for (i = 0; i < desc->nr_sources; i++) {
  82. struct intc_source *source = desc->sources + i;
  83. if (source->pending) {
  84. #ifdef DEBUG_INTC_SOURCES
  85. printf("sh_intc: (%d) returning interrupt source 0x%x\n",
  86. desc->pending, source->vect);
  87. #endif
  88. return source->vect;
  89. }
  90. }
  91. abort();
  92. }
  93. #define INTC_MODE_NONE 0
  94. #define INTC_MODE_DUAL_SET 1
  95. #define INTC_MODE_DUAL_CLR 2
  96. #define INTC_MODE_ENABLE_REG 3
  97. #define INTC_MODE_MASK_REG 4
  98. #define INTC_MODE_IS_PRIO 8
  99. static unsigned int sh_intc_mode(unsigned long address,
  100. unsigned long set_reg, unsigned long clr_reg)
  101. {
  102. if ((address != INTC_A7(set_reg)) &&
  103. (address != INTC_A7(clr_reg)))
  104. return INTC_MODE_NONE;
  105. if (set_reg && clr_reg) {
  106. if (address == INTC_A7(set_reg))
  107. return INTC_MODE_DUAL_SET;
  108. else
  109. return INTC_MODE_DUAL_CLR;
  110. }
  111. if (set_reg)
  112. return INTC_MODE_ENABLE_REG;
  113. else
  114. return INTC_MODE_MASK_REG;
  115. }
  116. static void sh_intc_locate(struct intc_desc *desc,
  117. unsigned long address,
  118. unsigned long **datap,
  119. intc_enum **enums,
  120. unsigned int *first,
  121. unsigned int *width,
  122. unsigned int *modep)
  123. {
  124. unsigned int i, mode;
  125. /* this is slow but works for now */
  126. if (desc->mask_regs) {
  127. for (i = 0; i < desc->nr_mask_regs; i++) {
  128. struct intc_mask_reg *mr = desc->mask_regs + i;
  129. mode = sh_intc_mode(address, mr->set_reg, mr->clr_reg);
  130. if (mode == INTC_MODE_NONE)
  131. continue;
  132. *modep = mode;
  133. *datap = &mr->value;
  134. *enums = mr->enum_ids;
  135. *first = mr->reg_width - 1;
  136. *width = 1;
  137. return;
  138. }
  139. }
  140. if (desc->prio_regs) {
  141. for (i = 0; i < desc->nr_prio_regs; i++) {
  142. struct intc_prio_reg *pr = desc->prio_regs + i;
  143. mode = sh_intc_mode(address, pr->set_reg, pr->clr_reg);
  144. if (mode == INTC_MODE_NONE)
  145. continue;
  146. *modep = mode | INTC_MODE_IS_PRIO;
  147. *datap = &pr->value;
  148. *enums = pr->enum_ids;
  149. *first = (pr->reg_width / pr->field_width) - 1;
  150. *width = pr->field_width;
  151. return;
  152. }
  153. }
  154. abort();
  155. }
  156. static void sh_intc_toggle_mask(struct intc_desc *desc, intc_enum id,
  157. int enable, int is_group)
  158. {
  159. struct intc_source *source = desc->sources + id;
  160. if (!id)
  161. return;
  162. if (!source->next_enum_id && (!source->enable_max || !source->vect)) {
  163. #ifdef DEBUG_INTC_SOURCES
  164. printf("sh_intc: reserved interrupt source %d modified\n", id);
  165. #endif
  166. return;
  167. }
  168. if (source->vect)
  169. sh_intc_toggle_source(source, enable ? 1 : -1, 0);
  170. #ifdef DEBUG_INTC
  171. else {
  172. printf("setting interrupt group %d to %d\n", id, !!enable);
  173. }
  174. #endif
  175. if ((is_group || !source->vect) && source->next_enum_id) {
  176. sh_intc_toggle_mask(desc, source->next_enum_id, enable, 1);
  177. }
  178. #ifdef DEBUG_INTC
  179. if (!source->vect) {
  180. printf("setting interrupt group %d to %d - done\n", id, !!enable);
  181. }
  182. #endif
  183. }
  184. static uint64_t sh_intc_read(void *opaque, hwaddr offset,
  185. unsigned size)
  186. {
  187. struct intc_desc *desc = opaque;
  188. intc_enum *enum_ids = NULL;
  189. unsigned int first = 0;
  190. unsigned int width = 0;
  191. unsigned int mode = 0;
  192. unsigned long *valuep;
  193. #ifdef DEBUG_INTC
  194. printf("sh_intc_read 0x%lx\n", (unsigned long) offset);
  195. #endif
  196. sh_intc_locate(desc, (unsigned long)offset, &valuep,
  197. &enum_ids, &first, &width, &mode);
  198. return *valuep;
  199. }
  200. static void sh_intc_write(void *opaque, hwaddr offset,
  201. uint64_t value, unsigned size)
  202. {
  203. struct intc_desc *desc = opaque;
  204. intc_enum *enum_ids = NULL;
  205. unsigned int first = 0;
  206. unsigned int width = 0;
  207. unsigned int mode = 0;
  208. unsigned int k;
  209. unsigned long *valuep;
  210. unsigned long mask;
  211. #ifdef DEBUG_INTC
  212. printf("sh_intc_write 0x%lx 0x%08x\n", (unsigned long) offset, value);
  213. #endif
  214. sh_intc_locate(desc, (unsigned long)offset, &valuep,
  215. &enum_ids, &first, &width, &mode);
  216. switch (mode) {
  217. case INTC_MODE_ENABLE_REG | INTC_MODE_IS_PRIO: break;
  218. case INTC_MODE_DUAL_SET: value |= *valuep; break;
  219. case INTC_MODE_DUAL_CLR: value = *valuep & ~value; break;
  220. default: abort();
  221. }
  222. for (k = 0; k <= first; k++) {
  223. mask = ((1 << width) - 1) << ((first - k) * width);
  224. if ((*valuep & mask) == (value & mask))
  225. continue;
  226. #if 0
  227. printf("k = %d, first = %d, enum = %d, mask = 0x%08x\n",
  228. k, first, enum_ids[k], (unsigned int)mask);
  229. #endif
  230. sh_intc_toggle_mask(desc, enum_ids[k], value & mask, 0);
  231. }
  232. *valuep = value;
  233. #ifdef DEBUG_INTC
  234. printf("sh_intc_write 0x%lx -> 0x%08x\n", (unsigned long) offset, value);
  235. #endif
  236. }
  237. static const MemoryRegionOps sh_intc_ops = {
  238. .read = sh_intc_read,
  239. .write = sh_intc_write,
  240. .endianness = DEVICE_NATIVE_ENDIAN,
  241. };
  242. struct intc_source *sh_intc_source(struct intc_desc *desc, intc_enum id)
  243. {
  244. if (id)
  245. return desc->sources + id;
  246. return NULL;
  247. }
  248. static unsigned int sh_intc_register(MemoryRegion *sysmem,
  249. struct intc_desc *desc,
  250. const unsigned long address,
  251. const char *type,
  252. const char *action,
  253. const unsigned int index)
  254. {
  255. char name[60];
  256. MemoryRegion *iomem, *iomem_p4, *iomem_a7;
  257. if (!address) {
  258. return 0;
  259. }
  260. iomem = &desc->iomem;
  261. iomem_p4 = desc->iomem_aliases + index;
  262. iomem_a7 = iomem_p4 + 1;
  263. #define SH_INTC_IOMEM_FORMAT "interrupt-controller-%s-%s-%s"
  264. snprintf(name, sizeof(name), SH_INTC_IOMEM_FORMAT, type, action, "p4");
  265. memory_region_init_alias(iomem_p4, NULL, name, iomem, INTC_A7(address), 4);
  266. memory_region_add_subregion(sysmem, P4ADDR(address), iomem_p4);
  267. snprintf(name, sizeof(name), SH_INTC_IOMEM_FORMAT, type, action, "a7");
  268. memory_region_init_alias(iomem_a7, NULL, name, iomem, INTC_A7(address), 4);
  269. memory_region_add_subregion(sysmem, A7ADDR(address), iomem_a7);
  270. #undef SH_INTC_IOMEM_FORMAT
  271. /* used to increment aliases index */
  272. return 2;
  273. }
  274. static void sh_intc_register_source(struct intc_desc *desc,
  275. intc_enum source,
  276. struct intc_group *groups,
  277. int nr_groups)
  278. {
  279. unsigned int i, k;
  280. struct intc_source *s;
  281. if (desc->mask_regs) {
  282. for (i = 0; i < desc->nr_mask_regs; i++) {
  283. struct intc_mask_reg *mr = desc->mask_regs + i;
  284. for (k = 0; k < ARRAY_SIZE(mr->enum_ids); k++) {
  285. if (mr->enum_ids[k] != source)
  286. continue;
  287. s = sh_intc_source(desc, mr->enum_ids[k]);
  288. if (s)
  289. s->enable_max++;
  290. }
  291. }
  292. }
  293. if (desc->prio_regs) {
  294. for (i = 0; i < desc->nr_prio_regs; i++) {
  295. struct intc_prio_reg *pr = desc->prio_regs + i;
  296. for (k = 0; k < ARRAY_SIZE(pr->enum_ids); k++) {
  297. if (pr->enum_ids[k] != source)
  298. continue;
  299. s = sh_intc_source(desc, pr->enum_ids[k]);
  300. if (s)
  301. s->enable_max++;
  302. }
  303. }
  304. }
  305. if (groups) {
  306. for (i = 0; i < nr_groups; i++) {
  307. struct intc_group *gr = groups + i;
  308. for (k = 0; k < ARRAY_SIZE(gr->enum_ids); k++) {
  309. if (gr->enum_ids[k] != source)
  310. continue;
  311. s = sh_intc_source(desc, gr->enum_ids[k]);
  312. if (s)
  313. s->enable_max++;
  314. }
  315. }
  316. }
  317. }
  318. void sh_intc_register_sources(struct intc_desc *desc,
  319. struct intc_vect *vectors,
  320. int nr_vectors,
  321. struct intc_group *groups,
  322. int nr_groups)
  323. {
  324. unsigned int i, k;
  325. struct intc_source *s;
  326. for (i = 0; i < nr_vectors; i++) {
  327. struct intc_vect *vect = vectors + i;
  328. sh_intc_register_source(desc, vect->enum_id, groups, nr_groups);
  329. s = sh_intc_source(desc, vect->enum_id);
  330. if (s) {
  331. s->vect = vect->vect;
  332. #ifdef DEBUG_INTC_SOURCES
  333. printf("sh_intc: registered source %d -> 0x%04x (%d/%d)\n",
  334. vect->enum_id, s->vect, s->enable_count, s->enable_max);
  335. #endif
  336. }
  337. }
  338. if (groups) {
  339. for (i = 0; i < nr_groups; i++) {
  340. struct intc_group *gr = groups + i;
  341. s = sh_intc_source(desc, gr->enum_id);
  342. s->next_enum_id = gr->enum_ids[0];
  343. for (k = 1; k < ARRAY_SIZE(gr->enum_ids); k++) {
  344. if (!gr->enum_ids[k])
  345. continue;
  346. s = sh_intc_source(desc, gr->enum_ids[k - 1]);
  347. s->next_enum_id = gr->enum_ids[k];
  348. }
  349. #ifdef DEBUG_INTC_SOURCES
  350. printf("sh_intc: registered group %d (%d/%d)\n",
  351. gr->enum_id, s->enable_count, s->enable_max);
  352. #endif
  353. }
  354. }
  355. }
  356. int sh_intc_init(MemoryRegion *sysmem,
  357. struct intc_desc *desc,
  358. int nr_sources,
  359. struct intc_mask_reg *mask_regs,
  360. int nr_mask_regs,
  361. struct intc_prio_reg *prio_regs,
  362. int nr_prio_regs)
  363. {
  364. unsigned int i, j;
  365. desc->pending = 0;
  366. desc->nr_sources = nr_sources;
  367. desc->mask_regs = mask_regs;
  368. desc->nr_mask_regs = nr_mask_regs;
  369. desc->prio_regs = prio_regs;
  370. desc->nr_prio_regs = nr_prio_regs;
  371. /* Allocate 4 MemoryRegions per register (2 actions * 2 aliases).
  372. **/
  373. desc->iomem_aliases = g_new0(MemoryRegion,
  374. (nr_mask_regs + nr_prio_regs) * 4);
  375. j = 0;
  376. i = sizeof(struct intc_source) * nr_sources;
  377. desc->sources = g_malloc0(i);
  378. for (i = 0; i < desc->nr_sources; i++) {
  379. struct intc_source *source = desc->sources + i;
  380. source->parent = desc;
  381. }
  382. desc->irqs = qemu_allocate_irqs(sh_intc_set_irq, desc, nr_sources);
  383. memory_region_init_io(&desc->iomem, NULL, &sh_intc_ops, desc,
  384. "interrupt-controller", 0x100000000ULL);
  385. #define INT_REG_PARAMS(reg_struct, type, action, j) \
  386. reg_struct->action##_reg, #type, #action, j
  387. if (desc->mask_regs) {
  388. for (i = 0; i < desc->nr_mask_regs; i++) {
  389. struct intc_mask_reg *mr = desc->mask_regs + i;
  390. j += sh_intc_register(sysmem, desc,
  391. INT_REG_PARAMS(mr, mask, set, j));
  392. j += sh_intc_register(sysmem, desc,
  393. INT_REG_PARAMS(mr, mask, clr, j));
  394. }
  395. }
  396. if (desc->prio_regs) {
  397. for (i = 0; i < desc->nr_prio_regs; i++) {
  398. struct intc_prio_reg *pr = desc->prio_regs + i;
  399. j += sh_intc_register(sysmem, desc,
  400. INT_REG_PARAMS(pr, prio, set, j));
  401. j += sh_intc_register(sysmem, desc,
  402. INT_REG_PARAMS(pr, prio, clr, j));
  403. }
  404. }
  405. #undef INT_REG_PARAMS
  406. return 0;
  407. }
  408. /* Assert level <n> IRL interrupt.
  409. 0:deassert. 1:lowest priority,... 15:highest priority. */
  410. void sh_intc_set_irl(void *opaque, int n, int level)
  411. {
  412. struct intc_source *s = opaque;
  413. int i, irl = level ^ 15;
  414. for (i = 0; (s = sh_intc_source(s->parent, s->next_enum_id)); i++) {
  415. if (i == irl)
  416. sh_intc_toggle_source(s, s->enable_count?0:1, s->asserted?0:1);
  417. else
  418. if (s->asserted)
  419. sh_intc_toggle_source(s, 0, -1);
  420. }
  421. }